LPC1758FBD80,551 NXP Semiconductors, LPC1758FBD80,551 Datasheet - Page 50

IC ARM CORTEX MCU 512K 80-LQFP

LPC1758FBD80,551

Manufacturer Part Number
LPC1758FBD80,551
Description
IC ARM CORTEX MCU 512K 80-LQFP
Manufacturer
NXP Semiconductors
Series
LPC17xxr
Datasheets

Specifications of LPC1758FBD80,551

Program Memory Type
FLASH
Program Memory Size
512KB (512K x 8)
Package / Case
80-LQFP
Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
100MHz
Connectivity
CAN, Ethernet, I²C, IrDA, Microwire, SPI, SSI, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, I²S, Motor Control PWM, POR, PWM, WDT
Number Of I /o
52
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 3.6 V
Data Converters
A/D 6x12b, D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
LPC17
Core
ARM Cortex M3
Data Bus Width
32 bit
Data Ram Size
64 KB
Interface Type
CAN, I2C, SPI, UART
Maximum Clock Frequency
100 MHz
Number Of Programmable I/os
52
Number Of Timers
3
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
OM11036
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 6 Channel
On-chip Dac
10 bit
Package
80LQFP
Device Core
ARM Cortex M3
Family Name
LPC17xx
Maximum Speed
100 MHz
Cpu Family
LPC17xx
Device Core Size
32b
Frequency (max)
100MHz
Total Internal Ram Size
64KB
# I/os (max)
52
Number Of Timers - General Purpose
4
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
2.4/2.7V
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
80
Package Type
LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4792
935288607551

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC1758FBD80,551
Quantity:
9 999
Part Number:
LPC1758FBD80,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
LPC1759_58_56_54_52_51
Product data sheet
11.5 I
Table 12.
T
[1]
[2]
[3]
[4]
[5]
[6]
[7]
[8]
[9]
Symbol
f
t
t
t
t
t
2
amb
SCL
f
LOW
HIGH
HD;DAT
SU;DAT
C-bus
See the I
Parameters are valid over operating temperature range unless otherwise specified.
t
and the acknowledge.
A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the
V
C
The maximum t
output stage t
SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t
In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors
are used, designers should allow for this when considering bus timing.
The maximum t
the maximum of t
maximum must only be met if the device does not stretch the LOW period (t
clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
t
transmission and the acknowledge.
HD;DAT
SU;DAT
=
IH
b
= total capacitance of one bus line in pF.
(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL.
40
is the data hold time that is measured from the falling edge of SCL; applies to data in transmission
is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in
°
Dynamic characteristic: I
C to +85
2
C-bus specification UM10204 for details.
Parameter
SCL clock
frequency
fall time
LOW period of
the SCL clock
HIGH period of
the SCL clock
data hold time
data set-up
time
f
All information provided in this document is subject to legal disclaimers.
is specified at 250 ns. This allows series protection resistors to be connected in between the
HD;DAT
f
for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA
VD;DAT
°
C.
could be 3.45 μs and 0.9 μs for Standard-mode and Fast-mode but must be less than
Rev. 6.01 — 11 March 2011
[2]
or t
VD;ACK
[4][5][6][7]
[3][4][8]
[9]
by a transition time (see the I
2
C-bus pins
Conditions
Standard-mode
Fast-mode
of both SDA and
SCL signals
Standard-mode
Fast-mode
Standard-mode
Fast-mode
Standard-mode
Fast-mode
Standard-mode
Fast-mode
Standard-mode
Fast-mode
LPC1759/58/56/54/52/51
[1]
32-bit ARM Cortex-M3 microcontroller
2
C-bus specification UM10204). This
Min
0
0
-
20 + 0.1 × C
4.7
1.3
4.0
0.6
0
0
250
100
LOW
b
) of the SCL signal. If the
© NXP B.V. 2011. All rights reserved.
Max
100
400
300
300
-
-
-
-
-
-
-
-
f
.
Unit
kHz
kHz
ns
ns
μs
μs
μs
μs
μs
μs
ns
ns
50 of 74

Related parts for LPC1758FBD80,551