MC68HC711D3VFNE2 Freescale Semiconductor, MC68HC711D3VFNE2 Datasheet - Page 51

IC MCU 8BIT 4K FLASH 44-PLCC

MC68HC711D3VFNE2

Manufacturer Part Number
MC68HC711D3VFNE2
Description
IC MCU 8BIT 4K FLASH 44-PLCC
Manufacturer
Freescale Semiconductor
Series
HC11r
Datasheets

Specifications of MC68HC711D3VFNE2

Core Processor
HC11
Core Size
8-Bit
Speed
2MHz
Connectivity
SCI, SPI
Peripherals
POR, WDT
Number Of I /o
26
Program Memory Size
4KB (4K x 8)
Program Memory Type
OTP
Ram Size
192 x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
44-PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC711D3VFNE2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
HPRIO — Highest Priority I-Bit Interrupt and Miscellaneous
5.3.1 Highest Priority Interrupt and Miscellaneous Register
RBOOT — Read Bootstrap ROM
SMOD — Special Mode Select
MDA — Mode Select A
IRVNE — Internal Read Visibility Enable/Not E
TECHNICAL DATA
RESET:
The maskable interrupt sources have the following priority arrangement:
Any one of these interrupts can be assigned the highest maskable interrupt priority by
writing the appropriate value to the PSEL bits in the HPRIO register. Otherwise, the
priority arrangement remains the same. An interrupt that is assigned highest priority is
still subject to global masking by the I bit in the CCR, or by any associated local bits.
Interrupt vectors are not affected by priority assignment. To avoid race conditions,
HPRIO can be written only while I-bit interrupts are inhibited.
The values of the RBOOT, SMOD, IRVNE, and MDA reset bits depend on the mode
during initialization. Refer to Table 5-3.
Has meaning only when the SMOD bit is a one (special bootstrap mode or special test
mode). At all other times this bit is clear and cannot be written. Refer to SECTION 4
OPERATING MODES AND ON-CHIP MEMORY for more information.
This bit reflects the inverse of the MODB input pin at the rising edge of reset. Refer to
SECTION 4 OPERATING MODES AND ON-CHIP MEMORY for more information.
The mode select A bit reflects the status of the MODA input pin at the rising edge of
reset. Refer to SECTION 4 OPERATING MODES AND ON-CHIP MEMORY for more
information.
10. Timer input capture 4/output compare 5
11. Timer overflow
12. Pulse accumulator overflow
13. Pulse accumulator input edge
14. SPI transfer complete
15. SCI system
1. IRQ
2. Real-time interrupt
3. Timer input capture 1
4. Timer input capture 2
5. Timer input capture 3
6. Timer output compare 1
7. Timer output compare 2
8. Timer output compare 3
9. Timer output compare 4
RBOOT
Bit 7
SMOD
Freescale Semiconductor, Inc.
6
For More Information On This Product,
RESETS AND INTERRUPTS
MDA
Go to: www.freescale.com
5
IRVNE
4
PSEL3
3
0
PSEL2
2
1
PSEL1
1
0
$003C
PSEL0
Bit 0
1
5-7

Related parts for MC68HC711D3VFNE2