HD6417041AVF16V Renesas Electronics America, HD6417041AVF16V Datasheet - Page 221

IC SUPERH MCU ROMLESS 144QFP

HD6417041AVF16V

Manufacturer Part Number
HD6417041AVF16V
Description
IC SUPERH MCU ROMLESS 144QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7040r
Datasheets

Specifications of HD6417041AVF16V

Core Processor
SH-2
Core Size
32-Bit
Speed
28.7MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
98
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
144-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417041AVF16V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
6.1.35
Description: Transfers the source operand to the destination. This instruction is optimum for
accessing data in the peripheral module area. The data can be a byte, word, or longword, but only
the R0 register can be used.
A peripheral module base address is set to the GBR. When the peripheral module data is a byte,
the only change made is to zero-extend the 8-bit displacement. Consequently, an address within
+255 bytes can be specified. When the peripheral module data is a word, the 8-bit displacement is
zero-extended and doubled. Consequently, an address within +510 bytes can be specified. When
the peripheral module data is a longword, the 8-bit displacement is zero-extended and is
quadrupled. Consequently, an address within +1020 bytes can be specified. If the displacement is
too short to reach the memory operand, the above @(R0,Rn) mode must be used after the GBR
data is transferred to a general register. When the source operand is in memory, the loaded data is
stored in the register after it is sign-extended to a longword.
Note: The destination register of a data load is always R0. R0 cannot be accessed by the next
Format
MOV.B
@(disp,GBR),R0
MOV.W
@(disp,GBR),R0
MOV.L
@(disp,GBR),R0
MOV.B
R0,@(disp,GBR)
MOV.W
R0,@(disp,GBR)
MOV.L
R0,@(disp,GBR)
instruction until the load instruction is finished. The instruction order shown in figure 6.1
will give better results.
MOV (Move Peripheral Data): Data Transfer Instruction
Abstract
(disp + GBR)
extension
(disp
extension
(disp
R0
R0
R0
(disp + GBR)
(disp
(disp
2 + GBR)
4 + GBR)
R0
R0
2 + GBR)
4 + GBR)
sign
sign
R0
Code
11000100dddddddd
11000101dddddddd
11000110dddddddd
11000000dddddddd
11000001dddddddd
11000010dddddddd
Rev. 5.00 Jun 30, 2004 page 205 of 512
Section 6 Instruction Descriptions
Cycle
1
1
1
1
1
1
T
Bit
REJ09B0171-0500O
SH-1
Instructions
Applicable
SH-2
SH-
DSP

Related parts for HD6417041AVF16V