LPC2468FET208,551 NXP Semiconductors, LPC2468FET208,551 Datasheet - Page 226

IC ARM7 MCU FLASH 512K 208TFBGA

LPC2468FET208,551

Manufacturer Part Number
LPC2468FET208,551
Description
IC ARM7 MCU FLASH 512K 208TFBGA
Manufacturer
NXP Semiconductors
Series
LPC2400r
Datasheets

Specifications of LPC2468FET208,551

Program Memory Type
FLASH
Program Memory Size
512KB (512K x 8)
Package / Case
208-TFBGA
Core Processor
ARM7
Core Size
16/32-Bit
Speed
72MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, Microwire, MMC, SPI, SSI, SSP, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
160
Ram Size
98K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
LPC24
Core
ARM7TDMI-S
Data Bus Width
16 bit, 32 bit
Data Ram Size
98 KB
Interface Type
CAN/I2S/ISP/SSP/UART/USB
Maximum Clock Frequency
72 MHz
Number Of Programmable I/os
160
Number Of Timers
6
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, IRD-LPC2468-DEV, SAB-TFBGA208, KSK-LPC2468-PL
Development Tools By Supplier
OM10100
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
On-chip Dac
1-ch x 10-bit
Package
208TFBGA
Device Core
ARM7TDMI-S
Family Name
LPC2000
Maximum Speed
72 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
622-1025 - KIT DEV IND REF DESIGN LPC2468622-1024 - BOARD SCKT ADAPTER FOR TFBGA208568-4358 - DISPLAY QVGA TFT FOR OM10100568-4309 - BOARD EXTENSION LPCSTICK568-4308 - EVAL LPC-STICK WITH LPC2468MCB2400U - BOARD EVAL MCB2400 + ULINK2MCB2400 - BOARD EVAL FOR NXP LPC246X SER622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4262
935283234551
LPC2468FET208-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2468FET208,551
Manufacturer:
NXP
Quantity:
6 174
Part Number:
LPC2468FET208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
Table 198. MII Mgmt Command register (MCMD - address 0xFFE0 0024) bit description
UM10237_4
User manual
Bit
0
1
31:2
Symbol Function
READ
SCAN
-
7.1.12 MII Mgmt Write Data Register (MWTD - 0xFFE0 002C)
7.1.13 MII Mgmt Read Data Register (MRDD - 0xFFE0 0030)
7.1.14 MII Mgmt Indicators Register (MIND - 0xFFE0 0034)
7.1.11 MII Mgmt Address Register (MADR - 0xFFE0 0028)
This bit causes the MII Management hardware to perform a single Read cycle. The Read data is
returned in Register MRDD (MII Mgmt Read Data).
This bit causes the MII Management hardware to perform Read cycles continuously. This is
useful for monitoring Link Fail for example.
Unused
The MII Mgmt Address register (MADR) has an address of 0xFFE0 0028. The bit
definition of this register is shown in
Table 199. MII Mgmt Address register (MADR - address 0xFFE0 0028) bit description
The MII Mgmt Write Data register (MWTD) is a Write Only register with an address of
0xFFE0 002C. The bit definition of this register is shown in
Table 200. MII Mgmt Write Data register (MWTD - address 0xFFE0 002C) bit description
The MII Mgmt Read Data register (MRDD) is a Read Only register with an address of
0xFFE0 0030. The bit definition of this register is shown in
Table 201. MII Mgmt Read Data register (MRDD - address 0xFFE0 0030) bit description
The MII Mgmt Indicators register (MIND) is a Read Only register with an address of
0xFFE0 0034. The bit definition of this register is shown in
Bit
4:0
7:5
12:8
31:13
Bit
15:0
31:16
Bit
15:0
31:16
Symbol
WRITE
DATA
-
Symbol
READ
DATA
-
Symbol
REGISTER
ADDRESS
-
PHY ADDRESS
-
Function
Following an MII Mgmt Read Cycle, the 16 bit data can be read from
this location.
Unused
Function
When written, an MII Mgmt write cycle is performed using the 16 bit
data and the pre-configured PHY and Register addresses from the
MII Mgmt Address register (MADR).
Unused
Rev. 04 — 26 August 2009
Function
This field represents the 5 bit Register Address field of Mgmt
cycles. Up to 32 registers can be accessed.
Unused
This field represents the 5 bit PHY Address field of Mgmt
cycles. Up to 31 PHYs can be addressed (0 is reserved).
Unused
Table
11–199.
Chapter 11: LPC24XX Ethernet
Table
Table
Table
11–201.
11–202.
11–200.
UM10237
© NXP B.V. 2009. All rights reserved.
226 of 792
Reset
value
0x0
0x0
0x0
0x0
Reset
value
0x0
0x0
Reset
value
0
0
0x0
Reset
value
0x0
0x0

Related parts for LPC2468FET208,551