LPC2468FET208,551 NXP Semiconductors, LPC2468FET208,551 Datasheet - Page 722

IC ARM7 MCU FLASH 512K 208TFBGA

LPC2468FET208,551

Manufacturer Part Number
LPC2468FET208,551
Description
IC ARM7 MCU FLASH 512K 208TFBGA
Manufacturer
NXP Semiconductors
Series
LPC2400r
Datasheets

Specifications of LPC2468FET208,551

Program Memory Type
FLASH
Program Memory Size
512KB (512K x 8)
Package / Case
208-TFBGA
Core Processor
ARM7
Core Size
16/32-Bit
Speed
72MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, Microwire, MMC, SPI, SSI, SSP, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
160
Ram Size
98K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
LPC24
Core
ARM7TDMI-S
Data Bus Width
16 bit, 32 bit
Data Ram Size
98 KB
Interface Type
CAN/I2S/ISP/SSP/UART/USB
Maximum Clock Frequency
72 MHz
Number Of Programmable I/os
160
Number Of Timers
6
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, IRD-LPC2468-DEV, SAB-TFBGA208, KSK-LPC2468-PL
Development Tools By Supplier
OM10100
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
On-chip Dac
1-ch x 10-bit
Package
208TFBGA
Device Core
ARM7TDMI-S
Family Name
LPC2000
Maximum Speed
72 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
622-1025 - KIT DEV IND REF DESIGN LPC2468622-1024 - BOARD SCKT ADAPTER FOR TFBGA208568-4358 - DISPLAY QVGA TFT FOR OM10100568-4309 - BOARD EXTENSION LPCSTICK568-4308 - EVAL LPC-STICK WITH LPC2468MCB2400U - BOARD EVAL MCB2400 + ULINK2MCB2400 - BOARD EVAL FOR NXP LPC246X SER622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4262
935283234551
LPC2468FET208-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2468FET208,551
Manufacturer:
NXP
Quantity:
6 174
Part Number:
LPC2468FET208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
UM10237_4
User manual
6.1.2 Interrupt Terminal Count Status Register (DMACIntTCStatus - 0xFFE0 4004)
6.1.3 Interrupt Terminal Count Clear Register (DMACIntClear - 0xFFE0 4008)
6.1.4 Interrupt Error Status Register (DMACIntErrorStatus - 0xFFE0 400C)
Table 653. Interrupt Status register (DMACIntStatus - address 0xFFE0 4000) bit description
The DMACIntTCStatus Register is read-only and indicates the status of the terminal count
after masking.
Register.
Table 654. Interrupt Terminal Count Status register (DMACIntTCStatus - address
The DMACIntTCClear Register is write-only and clears a terminal count interrupt request.
When writing to this register, each data bit that is set HIGH causes the corresponding bit
in the status register to be cleared. Data bits that are LOW have no effect on the
corresponding bit in the register.
DMACIntTCClear Register.
Table 655. Interrupt Terminal Count Clear register (DMACIntClear - address 0xFFE0 4008) bit
The DMACIntErrorStatus Register is read-only and indicates the status of the error
request after masking.
DMACIntErrorStatus Register.
Bit
0
1
31:2
Bit
0
1
31:2
Bit
0
1
31:2
Symbol
IntStatus0
IntStatus1
-
Symbol
IntTCStatus0
IntTCStatus1
-
Symbol
IntTCClear0
IntTCClear1
-
0xFFE0 4004) bit description
description
Table 32–654
Chapter 32: LPC24XX General Purpose DMA (GPDMA) controller
Rev. 04 — 26 August 2009
Table 32–656
Description
Status of channel 0 interrupts after masking.
Status of channel 1 interrupts after masking.
Reserved, user software should not write ones to reserved bits.
The value read from a reserved bit is not defined.
Description
Terminal count interrupt request status for channel 0.
Terminal count interrupt request status for channel 1.
Reserved, user software should not write ones to reserved bits.
The value read from a reserved bit is not defined.
Description
Writing a 1 clears the terminal count interrupt request for
channel 0 (IntTCStatus0).
Writing a 1 clears the terminal count interrupt request for
channel 1 (IntTCStatus1).
Reserved, user software should not write ones to reserved bits.
The value read from a reserved bit is not defined.
shows the bit assignments of the DMACIntTCStatus
Table 32–655
shows the bit assignments of the
shows the bit assignments of the
UM10237
© NXP B.V. 2009. All rights reserved.
722 of 792
0
0
Reset
Value
NA
Reset
Value
0
0
NA
Reset
Value
-
-
NA

Related parts for LPC2468FET208,551