LPC2468FET208,551 NXP Semiconductors, LPC2468FET208,551 Datasheet - Page 723

IC ARM7 MCU FLASH 512K 208TFBGA

LPC2468FET208,551

Manufacturer Part Number
LPC2468FET208,551
Description
IC ARM7 MCU FLASH 512K 208TFBGA
Manufacturer
NXP Semiconductors
Series
LPC2400r
Datasheets

Specifications of LPC2468FET208,551

Program Memory Type
FLASH
Program Memory Size
512KB (512K x 8)
Package / Case
208-TFBGA
Core Processor
ARM7
Core Size
16/32-Bit
Speed
72MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, Microwire, MMC, SPI, SSI, SSP, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
160
Ram Size
98K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
LPC24
Core
ARM7TDMI-S
Data Bus Width
16 bit, 32 bit
Data Ram Size
98 KB
Interface Type
CAN/I2S/ISP/SSP/UART/USB
Maximum Clock Frequency
72 MHz
Number Of Programmable I/os
160
Number Of Timers
6
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, IRD-LPC2468-DEV, SAB-TFBGA208, KSK-LPC2468-PL
Development Tools By Supplier
OM10100
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
On-chip Dac
1-ch x 10-bit
Package
208TFBGA
Device Core
ARM7TDMI-S
Family Name
LPC2000
Maximum Speed
72 MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
622-1025 - KIT DEV IND REF DESIGN LPC2468622-1024 - BOARD SCKT ADAPTER FOR TFBGA208568-4358 - DISPLAY QVGA TFT FOR OM10100568-4309 - BOARD EXTENSION LPCSTICK568-4308 - EVAL LPC-STICK WITH LPC2468MCB2400U - BOARD EVAL MCB2400 + ULINK2MCB2400 - BOARD EVAL FOR NXP LPC246X SER622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4262
935283234551
LPC2468FET208-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2468FET208,551
Manufacturer:
NXP
Quantity:
6 174
Part Number:
LPC2468FET208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
UM10237_4
User manual
6.1.5 Interrupt Error Clear Register (DMACIntErrClr - 0xFFE0 4010)
6.1.6 Raw Interrupt Terminal Count Status Register (DMACRawIntTCStatus -
6.1.7 Raw Error Interrupt Status Register (DMACRawIntErrorStatus -
Table 656. Interrupt Error Status register (DMACIntErrorStatus - address 0xFFE0 400C) bit
The DMACIntErrClr Register is write-only and clears the error interrupt requests. When
writing to this register, each data bit that is HIGH causes the corresponding bit in the
status register to be cleared. Data bits that are LOW have no effect on the corresponding
bit in the register.
Table 657. Interrupt Error Clear register (DMACIntErrClr - address 0xFFE0 4010) bit
0xFFE0 4014)
The DMACRawIntTCStatus Register is read-only and indicates which DMA channel is
requesting a transfer complete (terminal count interrupt) prior to masking. A HIGH bit
indicates that the terminal count interrupt request is active prior to masking.
shows the bit assignments of the DMACRawIntTCStatus Register.
Table 658. Raw Interrupt Terminal Count Status register (DMACRawIntTCStatus - address
0xFFE0 4018)
The DMACRawIntErrorStatus Register is read-only and indicates which DMA channel is
requesting an error interrupt prior to masking. A HIGH bit indicates that the error interrupt
request is active prior to masking.
the DMACRawIntErrorStatus Register.
Bit
0
1
31:2
Bit
0
1
31:2
Bit
0
1
31:2
Symbol
IntErrorStatus0
IntErrorStatus1
-
Symbol
IntErrClr0
IntErrClr1
-
Symbol
RawIntTCStatus0 Status of the terminal count interrupt for channel 0 prior to
RawIntTCStatus1 Status of the terminal count interrupt for channel 1 prior to
-
description
description
0xFFE0 4014) bit description
Table 32–657
Chapter 32: LPC24XX General Purpose DMA (GPDMA) controller
Rev. 04 — 26 August 2009
Description
Interrupt error status for channel 0.
Interrupt error status for channel 1.
Reserved, user software should not write ones to reserved bits.
The value read from a reserved bit is not defined.
Description
Writing a 1 clears the error interrupt request for channel 0
(IntErrorStatus0).
Writing a 1 clears the error interrupt request for channel 1
(IntErrorStatus1).
Reserved, user software should not write ones to reserved bits.
The value read from a reserved bit is not defined.
Description
masking.
masking.
Reserved, user software should not write ones to reserved bits.
The value read from a reserved bit is not defined.
shows the bit assignments of the DMACIntErrClr Register.
Table 32–659
shows the bit assignments of register of
UM10237
© NXP B.V. 2009. All rights reserved.
Table 32–658
723 of 792
Reset
Value
0x0
0x0
NA
Reset
Value
-
-
NA
Reset
Value
-
-
NA

Related parts for LPC2468FET208,551