MC908LJ24CPBER Freescale Semiconductor, MC908LJ24CPBER Datasheet - Page 337

no-image

MC908LJ24CPBER

Manufacturer Part Number
MC908LJ24CPBER
Description
IC MCU 24K FLASH 4/8MHZ 64-LQFP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC908LJ24CPBER

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
I²C, IRSCI, SPI
Peripherals
LCD, LVD, POR, PWM
Number Of I /o
40
Program Memory Size
24KB (24K x 8)
Program Memory Type
FLASH
Ram Size
768 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 6x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-LQFP
Controller Family/series
HC08
No. Of I/o's
40
Ram Memory Size
768Byte
Cpu Speed
8MHz
No. Of Timers
2
Embedded Interface Type
I2C, SCI, SPI
Rohs Compliant
Yes
Processor Series
HC08LJ
Core
HC08
Data Bus Width
8 bit
Data Ram Size
768 B
Interface Type
SCI, SPI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
48
Number Of Timers
4
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Development Tools By Supplier
FSICEBASE, M68EML08LJLKE, ZK-HC08LX-A, M68CBL05CE
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC908LJ24CPBER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
16.4.2 Voltage Conversion
16.4.3 Conversion Time
MC68HC908LJ24/LK24 — Rev. 2.1
Freescale Semiconductor
NOTE:
NOTE:
When the input voltage to the ADC equals V
signal to $3FF (full scale). If the input voltage equals V
converts it to $000. Input voltages between V
straight-line linear conversions. All other input voltages will result in
$3FF if greater than V
Input voltage should not exceed the analog supply voltages.
Conversion starts after a write to the ADSCR. A conversion is between
16 and 17 ADC clock cycles, therefore:
The ADC conversion time is determined by the clock source chosen and
the divide ratio selected. The clock source is either the bus clock or
CGMXCLK and is selectable by the ADICLK bit located in the ADC clock
control register. The divide ratio is selected by the ADIV[2:0] bits.
For example, if a 4MHz CGMXCLK is selected as the ADC input clock
source, with a divide-by-2 prescale, and the bus speed is set at 8MHz:
The ADC frequency must be between f
maximum to meet ADC specifications. See
Characteristics
Since an ADC cycle may be comprised of several bus cycles (eight in the
previous example) and the start of a conversion is initiated by a bus cycle
write to the ADSCR, from zero to four additional bus cycles may occur
before the start of the initial ADC cycle. This results in a fractional ADC
cycle and is represented as the 17th cycle.
Number of bus cycles = conversion time × bus frequency
Number of bus cycles = 8µs x 8MHz = 64 to 68 cycles
Analog-to-Digital Converter (ADC)
Conversion time =
Conversion time =
and
24.13 3.3V ADC Electrical
REFH
and $000 if less than V
16 to 17 ADC cycles
16 to17 ADC cycles
ADC frequency
4MHz ÷ 2
ADIC
Analog-to-Digital Converter (ADC)
REFH
24.12 5V ADC Electrical
minimum and f
REFH
, the ADC converts the
Characteristics.
REFL
and V
Functional Descriptions
= 8 to 8.5 µs
REFL
.
REFL
ADIC
, the ADC
are
Data Sheet
337

Related parts for MC908LJ24CPBER