C8051F023-GQR Silicon Laboratories Inc, C8051F023-GQR Datasheet - Page 215

no-image

C8051F023-GQR

Manufacturer Part Number
C8051F023-GQR
Description
IC 8051 MCU 64K FLASH 64TQFP
Manufacturer
Silicon Laboratories Inc
Series
C8051F02xr
Datasheets

Specifications of C8051F023-GQR

Core Processor
8051
Core Size
8-Bit
Speed
25MHz
Connectivity
EBI/EMI, SMBus (2-Wire/I²C), SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT
Number Of I /o
32
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4.25K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x8b, 8x10b; D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-TQFP, 64-VQFP
For Use With
336-1200 - DEV KIT FOR F020/F021/F022/F023
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F023-GQR
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
Part Number:
C8051F023-GQR
0
Company:
Part Number:
C8051F023-GQR
Quantity:
10
Company:
Part Number:
C8051F023-GQR
Quantity:
10
21.
UART1 is an enhanced serial port with frame error detection and address recognition hardware. UART1 may operate
in full-duplex asynchronous or half-duplex synchronous modes, and mutiproccessor communication is fully sup-
ported. Receive data is buffered in a holding register, allowing UART1 to start reception of a second incoming data
byte before software has finished reading the previous data byte. A Receive Overrun bit indicates when new received
data is latched into the receive buffer before the previous received byte is read.
UART1 is accessed via its associated SFRs, Serial Control (SCON1) and Serial Data Buffer (SBUF1). The single
SBUF1 location provides access to both transmit and receive registers. Reads access the Receive register and writes
access the Transmit register automatically.
UART1 may be operated in polled or interrupt mode. UART1 has two sources of interrupts: a Transmit Interrupt flag,
TI1 (SCON1.1) set when transmission of a data byte is complete, and a Receive Interrupt flag, RI1 (SCON1.0) set
when reception of a data byte is complete. UART1 interrupt flags are not cleared by hardware when the CPU vectors
to the interrupt service routine; they must be cleared manually by software. This allows software to determine the
cause of the UART1 interrupt (transmit complete or receive complete).
Generation
Baud Rate
UART1
UART
Logic
Write to
SBUF
Figure 21.1. UART1 Block Diagram
Tx Clock
Rx Clock
Start
Stop Bit
Start
Frame Error
Gen.
Detection
Load SBUF
D
TB8
SET
CLR
(Receive Latch)
Q
Shift
M
S
0
SFR Bus
M
S
1
SBUF
Tx Control
Rx Control
M
S
2
SCON
Shift
Input Shift Register
EN
(Transmit Shift)
R
E
N
Zero Detector
T
B
8
SFR Bus
SBUF
R
B
8
(9 bits)
Tx IRQ
T
I
Rx IRQ
SBUF
Read
R
I
0x1FF
Match Detect
Rev. 1.4
Address
TI
SBUF
Match
RI
Send
Load
Data
RB8
SADDR
SADEN
RX
TX
C8051F020/1/2/3
Crossbar
Crossbar
Serial Port
(UART0/1)
Interrupt
Port I/O
215

Related parts for C8051F023-GQR