MC68HC11E1VFNE3 Freescale Semiconductor, MC68HC11E1VFNE3 Datasheet - Page 40

MCU 8-BIT 512 RAM 3MHZ 52-PLCC

MC68HC11E1VFNE3

Manufacturer Part Number
MC68HC11E1VFNE3
Description
MCU 8-BIT 512 RAM 3MHZ 52-PLCC
Manufacturer
Freescale Semiconductor
Series
HC11r
Datasheet

Specifications of MC68HC11E1VFNE3

Core Processor
HC11
Core Size
8-Bit
Speed
3MHz
Connectivity
SCI, SPI
Peripherals
POR, WDT
Number Of I /o
38
Program Memory Type
ROMless
Eeprom Size
512 x 8
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 105°C
Package / Case
52-PLCC
Processor Series
HC11E
Core
HC11
Data Bus Width
8 bit
Data Ram Size
512 B
Interface Type
SCI, SPI
Maximum Clock Frequency
3 MHz
Number Of Programmable I/os
38
Number Of Timers
8
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit, 8 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC11E1VFNE3
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Operating Modes and On-Chip Memory
The bootloader program is contained in the internal bootstrap ROM. This ROM, which appears as internal
memory space at locations $BF00–$BFFF, is enabled only if the MCU is reset in special bootstrap mode.
In expanded modes, the ROM/EPROM/OTPROM (if present) is enabled out of reset and located at the
top of the memory map if the ROMON bit in the CONFIG register is set. ROM or EPROM is enabled out
of reset in single-chip and bootstrap modes, regardless of the state of ROMON.
For devices with 512 bytes of EEPROM, the EEPROM is located at $B600–$B7FF and has the same read
cycle time as the internal ROM. The 512 bytes of EEPROM cannot be remapped to other locations.
For the MC68HC811E2, EEPROM is located at $F800–$FFFF and can be remapped to any 4-Kbyte
boundary. EEPROM mapping control bits (EE[3:0] in CONFIG) determine the location of the 2048 bytes
of EEPROM and are present only on the MC68HC811E2. Refer to
for a description of the MC68HC811E2 CONFIG register.
EEPROM can be programmed or erased by software and an on-chip charge pump, allowing EEPROM
changes using the single V
2.3.2 Mode Selection
The four mode variations are selected by the logic states of the MODA and MODB pins during reset. The
MODA and MODB logic levels determine the logic state of SMOD and the MDA control bits in the highest
priority I-bit interrupt and miscellaneous (HPRIO) register.
After reset is released, the mode select pins no longer influence the MCU operating mode. In single-chip
operating mode, the MODA pin is connected to a logic level 0. In expanded mode, MODA is normally
connected to V
register LIR pin when the MCU is not in reset. The open-drain active low LIR output pin drives low during
the first E cycle of each instruction. The MODB pin also functions as standby power input (V
allows RAM contents to be maintained in absence of V
Refer to
operating modes.
40
Table
DD
2-1, which is a summary of mode pin operation, the mode control bits, and the four
through a pullup resistor of 4.7 kΩ. The MODA pin also functions as the load instruction
Figure 2-8. RAM Standby MODB/V
DD
4.8-V
NiCd
supply.
V
DD
M68HC11E Family Data Sheet, Rev. 5.1
+
V
V
DD
BATT
MAX
690
V
OUT
DD
.
4.7 k
STBY
2.3.3.1 System Configuration Register
Connections
TO MODB/V
OF M68HC11
STBY
Freescale Semiconductor
STBY
), which

Related parts for MC68HC11E1VFNE3