M30626SPGP#U3C Renesas Electronics America, M30626SPGP#U3C Datasheet - Page 134

IC M16C/62P MCU ROMLESS 100LQFP

M30626SPGP#U3C

Manufacturer Part Number
M30626SPGP#U3C
Description
IC M16C/62P MCU ROMLESS 100LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/60r
Datasheet

Specifications of M30626SPGP#U3C

Core Processor
M16C/60
Core Size
16-Bit
Speed
24MHz
Connectivity
I²C, IEBus, UART/USART
Peripherals
DMA, WDT
Number Of I /o
50
Program Memory Type
ROMless
Ram Size
31K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 26x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LQFP
For Use With
867-1000 - KIT QUICK START RENESAS 62PR0K33062PS001BE - R0K33062P STARTER KITR0K33062PS000BE - KIT EVAL STARTER FOR M16C/62PM3062PT3-CPE-3 - EMULATOR COMPACT M16C/62P/30P
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30626SPGP#U3C
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
M30626SPGP#U3CM30626SPGP#U5C
Manufacturer:
Renesas Electronics America
Quantity:
10 000
M16C/62P Group (M16C/62P, M16C/62PT)
Rev.2.41
REJ09B0185-0241
Figure 12.8
The operation of saving registers carried out in the interrupt sequence is dependent on whether the SP
time of acceptance of an interrupt request, is even or odd. If the stack pointer
the PC are saved,16 bits at a time. If odd, they are saved in two steps, 8 bits at a time. Figure 12.8 shows the
Operation of Saving Register.
NOTES:
1.When any INT instruction in software numbers 32 to 63 has been executed, this is the SP indicated by the
Jan 10, 2006
U flag. Otherwise, it is the ISP.
Operation of Saving Register
(1) SP contains even number
[SP] − 5 (Odd)
[SP] − 4 (Even)
[SP] − 3(Odd)
[SP] − 2 (Even)
[SP] − 1(Odd)
[SP]
(2) SP contains odd number
[SP] − 5 (Even)
[SP] − 4(Odd)
[SP] − 3 (Even)
[SP] − 2(Odd)
[SP] − 1 (Even)
[SP]
PCH : 4 high-order bits of PC
PCM : 8 middle-order bits of PC
PCL
NOTES :
1. [SP] denotes the initial value of the SP when interrupt request is acknowledged.
Address
Address
(Odd)
After registers are saved, the SP content is [SP] minus 4.
(Even)
: 8 low-order bits of PC
Page 117 of 390
FLGH
FLGH
Stack
Stack
FLGL
FLGL
PCM
PCM
PCL
PCL
PCH
PCH
FLGH : 4 high-order bits of FLG
FLGL : 8 low-order bits of FLG
Sequence in which order
registers are saved
Sequence in which order
registers are saved
Finished saving registers
in two operations.
Finished saving registers
in four operations.
(2) Saved simultaneously,
(1) Saved simultaneously,
(3)
(4)
(1)
(2)
all 16 bits
all 16 bits
Saved, 8 bits at a time
(1)
is even, the FLG register and
12. Interrupt
(1)
, at the

Related parts for M30626SPGP#U3C