UPD78F1146AGB-GAH-AX Renesas Electronics America, UPD78F1146AGB-GAH-AX Datasheet - Page 567

no-image

UPD78F1146AGB-GAH-AX

Manufacturer Part Number
UPD78F1146AGB-GAH-AX
Description
MCU 16BIT 78K0R/KX3 64-LQFP
Manufacturer
Renesas Electronics America
Series
78K0R/Kx3r
Datasheet

Specifications of UPD78F1146AGB-GAH-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
20MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
50
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F1146AGB-GAH-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
the transmitted data is written using software in this example.
automatically transmitted.
that is to be received when the first buffer empty interrupt occurs is invalid because the valid data has not been
received.)
interrupt (INTDMA0) occurs when the last received data has been read from the data register. To restart the DMA
transfer, the CSI transfer must be completed.
INTDMA0
During CSI transfers, no CSI interrupt is generated when the transmitted data of the first byte is written. Therefore,
The received data is automatically transferred from the first byte. (In successive transmission/reception, the data
A DMA interrupt (INTDMA1) occurs when the last transmit data has been writing to the data register. A DMA
Note The DSTn flag is automatically cleared to 0 when a DMA transfer is completed.
Writing the DENn flag is enabled only when DSTn = 0. To terminate a DMA transfer without waiting for
occurrence of the interrupt of DMAn (INTDMAn), set DSTn to 0 and then DENn to 0 (for details, refer to
14.5.7 Forcible termination by software).
occurs.
DST0 = 0
DEN0 = 0
RETI
Note
Setting for CSI transfer
SIO00 (= SDR00 [7:0])
Figure 14-9. Setting Example of CSI Transmission/reception
Write transmit data to
DBC1 = 00FFH
DRA0 = F100H
DBC0 = 0100H
DRA1 = F201H
User program
DMC0 = 06H
DMC1 = 46H
DSA0 = 10H
DSA1 = 10H
processing
DEN0 = 1
DEN1 = 1
DST0 = 1
DST1 = 1
Start
End
CHAPTER 14 DMA CONTROLLER
DST1 = 0
User’s Manual U17854EJ9V0UD
DEN1 = 0
RETI
INTCSI00 occurs.
INTDMA1
Note
occurs.
The data of the second and following bytes is
DMA0 transfer CSI reception
DMA1 transfer CSI transmission
Hardware operation
565

Related parts for UPD78F1146AGB-GAH-AX