UPD78F1146AGB-GAH-AX Renesas Electronics America, UPD78F1146AGB-GAH-AX Datasheet - Page 617

no-image

UPD78F1146AGB-GAH-AX

Manufacturer Part Number
UPD78F1146AGB-GAH-AX
Description
MCU 16BIT 78K0R/KX3 64-LQFP
Manufacturer
Renesas Electronics America
Series
78K0R/Kx3r
Datasheet

Specifications of UPD78F1146AGB-GAH-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
20MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
50
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F1146AGB-GAH-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
is generated.
circuit voltage detection or execution of illegal instruction
Tables 18-1 and 18-2. Each pin is high impedance during reset signal generation or during the oscillation stabilization
time just after a reset release, except for P130, which is low-level output.
level is input to the RESET pin and program execution is started with the internal high-speed oscillation clock after
reset processing. A reset by the watchdog timer is automatically released, and program execution starts using the
internal high-speed oscillation clock (see Figures 18-2 to 18-4) after reset processing. Reset by POC and LVI circuit
supply voltage detection is automatically released when V
execution starts using the internal high-speed oscillation clock (see CHAPTER 19 POWER-ON-CLEAR CIRCUIT
and CHAPTER 20 LOW-VOLTAGE DETECTOR) after reset processing.
The following five operations are available to generate a reset signal.
(1) External reset input via RESET pin
(2) Internal reset by watchdog timer program loop detection
(3) Internal reset by comparison of supply voltage and detection voltage of power-on-clear (POC) circuit
(4) Internal reset by comparison of supply voltage of the low-voltage detector (LVI) or input voltage (EXLVI) from
(5) Internal reset by execution of illegal instruction
External and internal resets start program execution from the address at 0000H and 0001H when the reset signal
A reset is effected when a low level is input to the RESET pin, the watchdog timer overflows, or by POC and LVI
When a low level is input to the RESET pin, the device is reset. It is released from the reset status when a high
Note
Cautions 1. For an external reset, input a low level for 10
external input pin, and detection voltage
The illegal instruction is generated when instruction code FFH is executed.
Reset by the illegal instruction execution not issued by emulation with the in-circuit emulator or on-chip
debug emulator.
2. During reset input, the X1 clock, XT1 clock, internal high-speed oscillation clock, and internal
3. When the STOP mode is released by a reset, the RAM contents in the STOP mode are held
(If an external reset is effected upon power application, the period during which the supply
voltage is outside the operating range (V
low-level input may be continued before POC is released.)
low-speed oscillation clock stop oscillating. External main system clock input becomes
invalid.
during reset input. However, because SFR and 2nd SFR are initialized, the port pins become
high-impedance, except for P130, which is set to low-level output.
CHAPTER 18 RESET FUNCTION
User’s Manual U17854EJ9V0UD
Note
Note
, and each item of hardware is set to the status shown in
DD
DD
< 1.8 V) is not counted in the 10
≥ V
μ
s or more to the RESET pin.
POC
or V
DD
≥ V
LVI
after the reset, and program
μ
s. However, the
615

Related parts for UPD78F1146AGB-GAH-AX