SAK-XC2236N-40F80L AA Infineon Technologies, SAK-XC2236N-40F80L AA Datasheet

no-image

SAK-XC2236N-40F80L AA

Manufacturer Part Number
SAK-XC2236N-40F80L AA
Description
IC MCU 16BIT 320KB FLASH 64LQFP
Manufacturer
Infineon Technologies
Series
XC22xxNr
Datasheet

Specifications of SAK-XC2236N-40F80L AA

Core Processor
C166SV2
Core Size
16/32-Bit
Speed
80MHz
Connectivity
CAN, EBI/EMI, I²C, LIN, SPI, SSC, UART/USART, USI
Peripherals
I²S, POR, PWM, WDT
Number Of I /o
40
Program Memory Size
320KB (320K x 8)
Program Memory Type
FLASH
Ram Size
42K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 9x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
64-LFQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
16/32-Bit
Architecture
XC2232N, XC2234N,
XC2236N, XC2238N
16/32-Bit Single-Chip Microcontroller
with 32-Bit Performance
XC2000 Family / Value Line
Data Sheet
V1.3 2010-04
M i c r o c o n t r o l l e r s

Related parts for SAK-XC2236N-40F80L AA

SAK-XC2236N-40F80L AA Summary of contents

Page 1

Architecture XC2232N, XC2234N, XC2236N, XC2238N 16/32-Bit Single-Chip Microcontroller with 32-Bit Performance XC2000 Family / Value Line Data Sheet V1.3 2010- ...

Page 2

... Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life ...

Page 3

Architecture XC2232N, XC2234N, XC2236N, XC2238N 16/32-Bit Single-Chip Microcontroller with 32-Bit Performance XC2000 Family / Value Line Data Sheet V1.3 2010- ...

Page 4

... Thermal resistance values corrected. Values apply to 4-layer PCBs only. Trademarks C166™, TriCore™ and DAVE™ are trademarks of Infineon Technologies AG. We Listen to Your Comments Is there any information in this document that you feel is wrong, unclear or missing? Your feedback will help us to continuously improve the quality of this document. ...

Page 5

Table of Contents 1 Summary of Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ...

Page 6

AC Parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ...

Page 7

Single-Chip Microcontroller with 32-Bit Performance XC223xN (XC2000 Family) 1 Summary of Features For a quick overview and easy reference, the features of the XC223xN are summarized here. • High-performance CPU with five-stage pipeline and MPU – 12.5 ns instruction ...

Page 8

... SAF-…: -40°C to 85°C – SAK-…: -40°C to 125°C • the package and the type of delivery. For ordering codes for the XC223xN please contact your sales representative or local distributor ...

Page 9

... Basic Device Types Basic device types are available and can be ordered through Infineon’s direct and/or distribution channels. The devices are available for the SAK temperature range only. Table 1 Synopsis of XC223xN Basic Device Types 1) Derivative Flash Memory XC2236N-24F40L 192 Kbytes 8 Kbytes ...

Page 10

... Special Device Types Special device types are only available for high-volume applications on request. The devices are available for the SAK and SAF temperature ranges. Table 2 Synopsis of XC223xN Special Device Types 1) Derivative Flash Memory XC2232N-40FxL 320 Kbytes 16 Kbytes XC2232N-24FxL 192 Kbytes 8 Kbytes ...

Page 11

Definition of Feature Variants The XC223xN types are offered with several Flash memory sizes. describe the location of the available Flash memory. Table 3 Continuous Flash Memory Ranges Total Flash Size 320 Kbytes 192 Kbytes 128 Kbytes 64 Kbytes ...

Page 12

Table 5 Interface Channel Association (cont’d) Total Number 3 CAN nodes 6 CAN nodes 2 serial channels 4 serial channels 6 serial channels The XC223xN types are offered with several SRAM memory sizes. allocation rules for PSRAM and DSRAM. Note ...

Page 13

General Device Information The XC223xN series (16/32-Bit Single-Chip Microcontroller with 32-Bit Performance part of the Infineon XC2000 Family of full-feature single- chip CMOS microcontrollers. These devices extend the functionality and performance of the C166 Family in terms ...

Page 14

Pin Configuration and Definition The pins of the XC223xN are described in detail in functions. For further explanations please refer to the footnotes at the end of the table. The following figure summarizes all pins, showing their locations on ...

Page 15

Key to Pin Definitions • Ctrl.: The output signal for a port pin is selected by bit field PC in the associated register Px_IOCRy. Output O0 is selected by setting the respective bit field PC to 1x00 , output O1 ...

Page 16

Table 6 Pin Definitions and Functions (cont’d) Pin Symbol Ctrl DA/A Bit 0 of Port 6, General Purpose Input/Output EMUX0 O1 TxDC2 O2 BRKOUT O3 ADCx_REQG I TyG U1C1_DX0E ...

Page 17

Table 6 Pin Definitions and Functions (cont’d) Pin Symbol Ctrl. 19 P5.4 I ADC0_CH4 I T3EUDA I TMS_A I 20 P5.8 I ADC0_CH8 I ADC1_CH8 I CCU6x_T12H I RC CCU6x_T13H I RC U2C0_DX0F I 21 P5.10 I ADC0_CH10 I ADC1_CH10 ...

Page 18

Table 6 Pin Definitions and Functions (cont’d) Pin Symbol Ctrl St/B TxDC0 O1 RxDC5C I T5EUDB I ESR1_5 St/B TxDC1 O1 ESR2_5 St/B ...

Page 19

Table 6 Pin Definitions and Functions (cont’d) Pin Symbol Ctrl St/B U0C0_SELO O1 0 U0C1_SELO O2 1 CC2_CC19 St/B U0C0_DX2D I RxDC0D I ESR2_6 St/B U0C1_SELO ...

Page 20

Table 6 Pin Definitions and Functions (cont’d) Pin Symbol Ctrl St/B U0C1_DOUT O1 TxDC1 O2 CC2_CC22 St/B CLKIN1 I TCK_A IH 38 P10 St/B U0C1_DOUT O1 CCU60_CC6 O2 0 ...

Page 21

Table 6 Pin Definitions and Functions (cont’d) Pin Symbol Ctrl. 40 P10 St/B U0C0_SCLK O1 OUT CCU60_CC6 O2 2 CCU60_CC6 I 2INA U0C0_DX1B I 42 P2. St/B U0C1_DOUT O1 U0C0_SELO O2 3 CC2_CC23 O3 ...

Page 22

Table 6 Pin Definitions and Functions (cont’d) Pin Symbol Ctrl. 45 P10 St/B U0C1_SCLK O1 OUT CCU60_COU O2 T62 U2C0_DOUT O3 U0C1_DX1B I 46 P10 St/B U0C0_DOUT O1 TxDC4 O2 U1C0_SELO O3 0 U0C0_DX0C ...

Page 23

Table 6 Pin Definitions and Functions (cont’d) Pin Symbol Ctrl. 51 P10 St/B U0C0_MCLK O1 OUT U0C1_SELO O2 0 U2C1_DOUT O3 CCU60_CCP I OS1A U0C0_DX1C I BRKIN_B I T3EUDB I 52 P10 St/B U0C0_SELO ...

Page 24

Table 6 Pin Definitions and Functions (cont’d) Pin Symbol Ctrl. 53 P10. St/B U0C0_SELO O1 0 CCU60_COU O2 T63 U0C0_DX2C I U0C1_DX1A I TDI_B IH 54 P10. St/B U1C0_SCLK O1 OUT BRKOUT O2 U1C0_DX1D ...

Page 25

Table 6 Pin Definitions and Functions (cont’d) Pin Symbol Ctrl. 56 P10. St/B U1C0_DOUT O1 TxDC3 O2 U1C0_SELO O3 3 U1C0_DX0D I 58 P10. St/B U1C0_SELO O1 1 U0C1_DOUT O2 ESR2_2 I U0C1_DX0C I ...

Page 26

Table 6 Pin Definitions and Functions (cont’d) Pin Symbol Ctrl. 63 ESR0 St/B U1C0_DX0E I U1C0_DX2B DDIM V 24, - DDI1 41 DDPA DDPB 16, 18, ...

Page 27

Identification Registers The identification registers describe the current version of the XC223xN and of its modules. Table 7 XC223xN Identification Registers Short Name SCU_IDMANUF SCU_IDCHIP SCU_IDMEM SCU_IDPROG JTAG_ID Data Sheet XC2232N, XC2234N, XC2236N, XC2238N Value Address 1820 00’F07E H ...

Page 28

Functional Description The architecture of the XC223xN combines advantages of RISC, CISC, and DSP processors with an advanced peripheral subsystem in a well-balanced design. On-chip memory blocks allow the design of compact systems-on-silicon with maximum performance suited for computing, ...

Page 29

Memory Subsystem and Organization The memory space of the XC223xN is configured in the von Neumann architecture. In this architecture all internal and external resources, including code memory, data memory, registers and I/O ports, are organized in the same ...

Page 30

Table 8 XC223xN Memory Map (cont’d) Address Area Reserved for DSRAM External memory area 1) Accesses to the shaded areas are reserved. In devices with external bus interface these accesses generate external bus accesses. 2) The areas marked with “<” ...

Page 31

Kbytes of on-chip Data SRAM (DSRAM) are used for storage of general user data. The DSRAM is accessed via a separate interface and is optimized for data access. Note: The actual size of the DSRAM depends on ...

Page 32

Memory Content Protection The contents of on-chip memories can be protected against soft errors (induced e.g. by radiation) by activating the parity mechanism or the Error Correction Code (ECC). The parity mechanism can detect a single-bit error and prevent the ...

Page 33

Central Processing Unit (CPU) The core of the CPU consists of a 5-stage execution pipeline with a 2-stage instruction- fetch pipeline, a 16-bit arithmetic and logic unit (ALU), a 32-bit/40-bit multiply and accumulate unit (MAC), a register-file providing three ...

Page 34

With this hardware most XC223xN instructions are executed in a single machine cycle of 12 80-MHz CPU clock. For example, shift and rotate instructions are always processed during one machine cycle, no matter how many bits are shifted. ...

Page 35

Memory Protection Unit (MPU) The XC223xN’s Memory Protection Unit (MPU) protects user-specified memory areas from unauthorized read, write, or instruction fetch accesses. The MPU can protect the whole address space including the peripheral area. This completes established mechanisms such ...

Page 36

Interrupt System The architecture of the XC223xN supports several mechanisms for fast and flexible response to service requests; these can be generated from various sources internal or external to the microcontroller. Any of these interrupt requests can be programmed ...

Page 37

The occurrence of a hardware trap is also indicated by a single bit in the trap flag register (TFR). Unless another higher-priority trap service is in progress, a hardware trap will interrupt any ongoing ...

Page 38

Capture/Compare Unit (CC2) The CAPCOM unit supports generation and control of timing sequences channels with a maximum resolution of one system clock cycle (eight cycles in staggered mode). The CAPCOM unit is typically used to ...

Page 39

Table 9 Compare Modes (cont’d) Compare Modes Function Mode 2 Interrupt-only compare mode; Only one compare interrupt per timer period is generated Mode 3 Pin set ‘1’ on match; pin reset ‘0’ on compare timer overflow; Only one compare event ...

Page 40

CC T7IN T6OUF CC16IO CC17IO CC31IO f CC T6OUF Figure 6 CAPCOM Unit Block Diagram Data Sheet XC2232N, XC2234N, XC2236N, XC2238N Reload Reg . T7REL T7 Input Timer T7 Control Mode Sixteen Control 16-bit (Capture Capture/ or Compare Compare) ...

Page 41

Capture/Compare Units CCU6x The XC223xN types feature the CCU60, CCU61 unit(s). CCU6 is a high-resolution capture and compare unit with application-specific modes. It provides inputs to start the timers synchronously, an important feature in devices with several CCU6 modules. ...

Page 42

SYS TxHR T12 Interrupts st art T13 Figure 7 CCU6 Block Diagram Timer T12 can work in capture and/or compare mode for its three channels. The modes can also be combined. Timer T13 can work in compare mode only. ...

Page 43

General Purpose Timer (GPT12E) Unit The GPT12E unit is a very flexible multifunctional timer/counter structure which can be used for many different timing tasks such as event timing and counting, pulse width and duty cycle measurements, pulse generation, or ...

Page 44

T3CON.BPS1 GPT T2IN T2 Mode Control T2EUD T3 T3IN Mode Control T3EUD T4IN T4 Mode Control T4EUD Figure 8 Block Diagram of GPT1 Data Sheet XC2232N, XC2234N, XC2236N, XC2238N XC2000 Family / Value Line Basic Clock ...

Page 45

With its maximum resolution of 2 system clock cycles, the GPT2 module provides precise event control and time measurement. It includes two timers (T5, T6) and a capture/reload register (CAPREL). Both timers can be clocked with an input clock which ...

Page 46

T6CON.BPS2 GPT T5IN Mode T5EUD Control CAPIN CAPREL Mode Control T3IN/ T3EUD Mode T6IN Control T6EUD Figure 9 Block Diagram of GPT2 Data Sheet XC2232N, XC2234N, XC2236N, XC2238N Basic Clock GPT2 Timer T5 T5 U/D Clear ...

Page 47

Real Time Clock The Real Time Clock (RTC) module of the XC223xN can be clocked with a clock signal selected from internal sources or external sources (pins). The RTC basically consists of a chain of divider blocks: • Selectable ...

Page 48

The RTC module can be used for different purposes: • System clock to determine the current time and date • Cyclic time-based interrupt, to provide a system time tick independent of CPU frequency and other resources • 48-bit timer for ...

Page 49

A/D Converters For analog signal measurement two 10-bit A/D converters (ADC0, ADC1) with multiplexed input channels and a sample and hold circuit have been integrated on- chip. 2 inputs can be converted by both ...

Page 50

Universal Serial Interface Channel Modules (USIC) The XC223xN features the USIC modules USIC0, USIC1, USIC2. Each module provides two serial communication channels. The Universal Serial Interface Channel (USIC) module is based on a generic data shift and data storage ...

Page 51

Target Protocols Each USIC channel can receive and transmit data frames with a selectable data word width from bits in each of the following protocols: • UART (asynchronous serial channel) – module capability: maximum baud rate = ...

Page 52

MultiCAN Module The MultiCAN module contains independently operating CAN nodes with Full-CAN functionality which are able to exchange Data and Remote Frames using a gateway function. Transmission and reception of CAN frames is handled in accordance with CAN specification ...

Page 53

MultiCAN Features • CAN functionality conforming to CAN specification V2.0 B active for each CAN node (compliant to ISO 11898) • Independent CAN nodes • Set of independent message objects (shared by the CAN nodes) • Dedicated control registers for ...

Page 54

Clock Generation The Clock Generation Unit can generate the system clock signal from a number of external or internal clock sources: • External clock signals with pad voltage or core voltage levels • External crystal or resonator using the ...

Page 55

Parallel Ports The XC223xN provides I/O lines which are organized into 4 input/output ports and 2 input ports. All port lines are bit-addressable, and all input/output lines can be individually (bit-wise) configured via port control registers. ...

Page 56

Power Management The XC223xN provides the means to control the power it consumes either at a given time or averaged over a certain duration. Three mechanisms can be used (and partly in parallel): • Supply Voltage Management permits the ...

Page 57

Instruction Set Summary Table 11 lists the instructions of the XC223xN. The addressing modes that can be used with a specific instruction, the function of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction ...

Page 58

Table 11 Instruction Set Summary (cont’d) Mnemonic Description ROL/ROR Rotate left/right direct word GPR ASHR Arithmetic (sign bit) shift right direct word GPR MOV(B) Move word (byte) data MOVBS/Z Move byte operand to word op. with sign/zero extension JMPA/I/R Jump ...

Page 59

Table 11 Instruction Set Summary (cont’d) Mnemonic Description NOP Null operation CoMUL/CoMAC Multiply (and accumulate) CoADD/CoSUB Add/Subtract Co(A)SHR (Arithmetic) Shift right CoSHL Shift left CoLOAD/STORE Load accumulator/Store MAC register CoCMP Compare CoMAX/MIN Maximum/Minimum CoABS/CoRND Absolute value/Round accumulator CoMOV Data move ...

Page 60

Electrical Parameters The operating range for the XC223xN is defined by its electrical parameters. For proper operation the specified limits must be respected when integrating the device in its target environment. 4.1 General Parameters These parameters are valid for ...

Page 61

Operating Conditions The following operating conditions must not be exceeded to ensure correct operation of the XC223xN. All parameters specified in the following sections refer to these operating conditions, unless otherwise noticed. Note: Typical parameter values refer to room ...

Page 62

Table 13 Operating Conditions (cont’d) Parameter Overload current coupling factor for digital I/O pins Absolute sum of overload currents Digital core supply voltage Digital supply voltage for IO pads and voltage regulators Digital ground voltage 1) To ensure the stability ...

Page 63

Voltage Range definitions The XC223xN timing depends on the supply voltage. If such a dependency exists the timing values are given for 2 voltage areas commonly used. The voltage areas are defined in the following tables. Table 14 Upper ...

Page 64

DC Parameters These parameters are static or average values that may be exceeded during switching transitions (e.g. output current). The XC223xN can operate within a wide supply voltage range from 3 5.5 V. However, during operation this ...

Page 65

Pullup/Pulldown Device Behavior Most pins of the XC223xN feature pullup or pulldown devices. For some special pins these are fixed; for the port pins they can be selected by the application. The specified current values indicate how to load the ...

Page 66

DC Parameters for Upper Voltage Area Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current Note: Operating Conditions ...

Page 67

Table 16 DC Characteristics for Upper Voltage Range (cont’d) Parameter 7) Output High voltage 7) Output Low Voltage 1) Because each double bond pin is connected to two pads (standard pad and high-speed pad), it has twice the normal value. ...

Page 68

DC Parameters for Lower Voltage Area Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current Note: Operating Conditions ...

Page 69

Table 17 DC Characteristics for Lower Voltage Range (cont’d) Parameter 7) Output High voltage 7) Output Low Voltage 1) Because each double bond pin is connected to two pads (standard pad and high-speed pad), it has twice the normal value. ...

Page 70

Power Consumption The power consumed by the XC223xN depends on several factors such as supply voltage, operating frequency, active circuits, and operating temperature. The power consumption specified here consists of two components: • The switching current • The leakage ...

Page 71

Table 18 Switching Power Consumption Parameter Power supply current (active) with all peripherals active and EVVRs on Power supply current in standby mode Power supply current in stopover mode, EVVRs MHz SYS 2) The pad supply ...

Page 72

During operation domain A draws a maximum current of 1.5 mA for each active A/D V converter module from DDPA In Fast Startup Mode (with the Flash modules deactivated), the typical current is reduced 0.6× mA. ...

Page 73

Table 19 Leakage Power Consumption Parameter Leakage supply current 1) (DMP_1 off) Leakage supply current 1) (DMP_1 powered) 1) The supply current caused by leakage depends mainly on the junction temperature and the supply voltage. The temperature difference between the ...

Page 74

I [mA -50 0 Figure 15 Leakage Supply Current as a Function of Temperature Data Sheet XC2232N, XC2234N, XC2236N, XC2238N XC2000 Family / Value Line 50 100 74 Electrical Parameters I LK1max I ...

Page 75

Analog/Digital Converter Parameters These parameters describe the conditions for optimum ADC performance. Note: Operating Conditions apply. Table 20 ADC Parameters Parameter Switched capacitance at an analog input Total capacitance at an analog input Switched capacitance at the reference input ...

Page 76

Table 20 ADC Parameters (cont’d) Parameter Broken wire detection 2) delay against VAGND Broken wire detection 2) delay against VAREF Conversion time for 8-bit 2) result Conversion time for 10-bit 2) result Total Unadjusted Error Wakeup time from analog powerdown, ...

Page 77

The broken wire detection delay against conversion rate of not more than 10 μs. This function is influenced by leakage current, in particular at high temperature. Result above 80% (332 5) TUE is tested AREF ...

Page 78

Sample time and conversion time of the XC223xN’s A/D converters are programmable. The timing above can be calculated using The limit values for f must not be exceeded when selecting the prescaler value. ADCI Table 21 A/D Converter Computation Table ...

Page 79

System Parameters The following parameters specify several aspects which are important when integrating the XC223xN into an application system. Note: These parameters are not subject to production test but verified by design and/or characterization. Note: Operating Conditions apply. Table ...

Page 80

V = selected SWD voltage level LV 6) The limit valid for the OK1 level. The limit for the OK2 level is LV Conditions for t Timing Measurement SSB The time required for the ...

Page 81

Table 23 Coding of bit fields LEVxV in Register SWDCON0 Code Default Voltage Level 0000 2 0001 3 0010 3 0011 3 0100 3 0101 3 0110 3.6 ...

Page 82

Flash Memory Parameters The XC223xN is delivered with all Flash sectors erased and with no protection installed. The data retention time of the XC223xN’s Flash memory (i.e. the time after which stored data can still be retrieved) depends on ...

Page 83

The unused Flash module(s) can be erased/programmed while code is executed and/or data is read from only one Flash module or from PSRAM. The Flash module that delivers code/data can, of course, not be erased/programmed. 2) Flash module 1 ...

Page 84

AC Parameters These parameters describe the dynamic behavior of the XC223xN. 4.7.1 Testing Waveforms These values are used for characterization and production testing (except pin XTAL1). Output delay Hold time 0.8 V DDP 0.7 V DDP 0.3 V DDP ...

Page 85

Definition of Internal Timing The internal operation of the XC223xN is controlled by the internal system clock Because the system clock signal external sources using different mechanisms, the duration of the system clock periods (TCSs) and their variation (as ...

Page 86

Direct Drive When direct drive operation is selected (SYSCON0.CLKSEL = 11 derived directly from the input clock signal CLKIN1 SYS IN f The frequency of is the same as the frequency of SYS times of f ...

Page 87

The timing in the AC Characteristics refers to TCSs. Timing must be calculated using the minimum TCS possible under the given circumstances. The actual minimum value for TCS depends on the jitter of the PLL. Because the PLL is constantly ...

Page 88

Acc. jitter ±9 ±8 ±7 ±6 ±5 ±4 ±3 ±2 ± Figure 20 Approximated Accumulated PLL Jitter Note: The specified PLL jitter values are valid if the capacitive load per pin does not C ...

Page 89

Table 26 System PLL Parameters Parameter VCO output frequency 4.7.2.2 Wakeup Clock When wakeup operation is selected (SYSCON0.CLKSEL = 00 derived from the low-frequency wakeup clock source SYS WU In this mode, a basic functionality can ...

Page 90

To avoid the indicated problems, recommended sequences are provided which ensure the intended operation of the clock system interacting with the power system. Please refer to the Programmer’s Guide. Data Sheet XC2232N, XC2234N, XC2236N, XC2238N XC2000 Family / Value Line ...

Page 91

External Clock Input Parameters These parameters specify the external clock generation for the XC223xN. The clock can be generated in two ways: • By connecting a crystal or ceramic resonator to pins XTAL1/XTAL2. • By supplying an external clock ...

Page 92

V 1) The amplitude voltage AX1 operation and the resulting voltage peaks must remain within the limits defined by 2) Overload conditions must not occur on pin XTAL1 OFF AX1 Figure 21 External Clock Drive XTAL1 Note: ...

Page 93

Pad Properties The output pad drivers of the XC223xN can operate in several user-selectable modes. Strong driver mode allows controlling external components requiring higher currents such as power bridges or LEDs. Reducing the driving power of an output pad ...

Page 94

Table 28 Standard Pad Parameters for Upper Voltage Range (cont’d) Parameter Rise and Fall times (10 output current above | I OXnom neighboring output pins, the total output current in each direction (Σ Data Sheet XC2232N, ...

Page 95

Table 29 Standard Pad Parameters for Lower Voltage Range Parameter Maximum output driver 1) current (absolute value) Nominal output driver current (absolute value) Data Sheet XC2232N, XC2234N, XC2236N, XC2238N Symbol Values Min. Typ. − − I Omax CC − − ...

Page 96

Table 29 Standard Pad Parameters for Lower Voltage Range (cont’d) Parameter Rise and Fall times (10 output current above | I OXnom neighboring output pins, the total output current in each direction (Σ Data Sheet XC2232N, ...

Page 97

Synchronous Serial Interface Timing The following parameters are applicable for a USIC channel operated in SSC mode. Note: These parameters are not subject to production test but verified by design and/or characterization. Note: Operating Conditions apply. Table 30 is ...

Page 98

Table 31 USIC SSC Master Mode Timing for Lower Voltage Range Parameter Slave select output SELO active to first SCLKOUT transmit edge Slave select output SELO inactive after last SCLKOUT receive edge Data output DOUT valid time Receive data input ...

Page 99

Table 32 USIC SSC Slave Mode Timing for Upper Voltage Range (cont’d) Parameter Data input DX0 hold time from clock input DX1 1) receive edge Data output DOUT valid time 1) These input timings are valid for asynchronous input signal ...

Page 100

Master Mode Timing Select Output Inactive SELOx Clock Output SCLKOUT Data Output DOUT Data Input DX0 Slave Mode Timing Select Input Inactive DX2 Clock Input DX1 Data Input DX0 Data Output DOUT Transmit Edge: with this clock edge , transmit ...

Page 101

Debug Interface Timing The debugger can communicate with the XC223xN either via the 2-pin DAP interface or via the standard JTAG interface. Debug via DAP The following parameters are applicable for communication through the DAP debug interface. Note: These ...

Page 102

Table 35 DAP Interface Timing for Lower Voltage Range Parameter 1) DAP0 clock period DAP0 high time 1) DAP0 low time DAP0 clock rise time DAP0 clock fall time DAP1 setup to DAP0 rising edge DAP1 hold after DAP0 rising ...

Page 103

DAP0 DAP1 Figure 24 DAP Timing Host to Device DAP1 Figure 25 DAP Timing Device to Host Note: The transmission timing is determined by the receiving debugger by evaluating the sync-request synchronization pattern telegram. Debug via JTAG The following parameters ...

Page 104

Table 36 JTAG Interface Timing for Upper Voltage Range (cont’d) Parameter TCK low time TCK clock rise time TCK clock fall time TDI/TMS setup to TCK rising edge TDI/TMS hold after TCK rising edge TDO valid from TCK falling edge ...

Page 105

Table 37 JTAG Interface Timing for Lower Voltage Range (cont’d) Parameter TDI/TMS hold after TCK rising edge TDO valid from TCK falling edge (propagation delay) TDO high impedance to valid output from TCK 2)1) falling edge TDO valid output to ...

Page 106

TCK TMS TDI t 9 TDO Figure 27 JTAG Timing Data Sheet XC2232N, XC2234N, XC2236N, XC2238N XC2000 Family / Value Line Electrical Parameters 106 ...

Page 107

Package and Reliability The XC2000 Family devices use the package type PG-LQFP (Plastic Green - Low Profile Quad Flat Package). The following specifications must be regarded to ensure proper integration of the XC223xN in its target environment. 5.1 Packaging ...

Page 108

Package Outlines 0.5 C 7.5 SEATING PLANE +0.07 0.2 -0.03 0. 0.5 x 45˚ Index Marking 1) Does not include plastic or metal protrusion of 0.25 max. per side Figure 28 PG-LQFP-64-6 ...

Page 109

Thermal Considerations When operating the XC223xN in a system, the total heat generated in the chip must be dissipated to the ambient environment to prevent overheating and the resulting thermal damage. The maximum heat that can be dissipated depends ...

Page 110

... Published by Infineon Technologies AG ...

Related keywords