ATMEGA103L-4AC Atmel, ATMEGA103L-4AC Datasheet - Page 55

IC MCU 128K 4MHZ A/D LV 64TQFP

ATMEGA103L-4AC

Manufacturer Part Number
ATMEGA103L-4AC
Description
IC MCU 128K 4MHZ A/D LV 64TQFP
Manufacturer
Atmel
Series
AVR® ATmegar

Specifications of ATMEGA103L-4AC

Core Processor
AVR
Core Size
8-Bit
Speed
4MHz
Connectivity
SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
32
Program Memory Size
128KB (64K x 16)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
64-TQFP, 64-VQFP
For Use With
ATSTK501 - ADAPTER KIT FOR 64PIN AVR MCU
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Watchdog Timer
Watchdog Timer Control
Register – WDTCR
0945I–AVR–02/07
The Watchdog Timer is clocked from a separate On-chip Oscillator. By controlling the
Watchdog Timer prescaler, the Watchdog Reset interval can be adjusted as shown in
Table 21. See characterization data for typical values at other V
(Watchdog Reset) instruction resets the Watchdog Timer. From the Watchdog Reset,
eight different clock cycle periods can be selected to determine the reset period. If the
reset period expires without another Watchdog Reset, the ATmega103(L) resets and
executes from the Reset Vector. For timing details on the Watchdog Reset, refer to
page 29.
To prevent unintentional disabling of the Watchdog, a special turn-off procedure must
be followed when the Watchdog is disabled. Refer to the description of the Watchdog
Timer Control Register for details.
Figure 36. Watchdog Timer
• Bits 7..5 – Res: Reserved Bits
These bits are reserved bits in the ATmega103(L) and will always read as zero.
• Bit 4 – WDTOE: Watchdog Turn-off Enable
This bit must be set (one) when the WDE bit is cleared, Otherwise, the Watchdog will
not be disabled. Once set, hardware will clear this bit to zero after four clock cycles.
Refer to the description of the WDE bit for a Watchdog disable procedure.
• Bit 3 – WDE: Watchdog Enable
When the WDE is set (one), the Watchdog Timer is enabled and if the WDE is cleared
(zero), the Watchdog Timer function is disabled. WDE can only be cleared if the
WDTOE bit is set (one). To disable an enabled Watchdog Timer, the following proce-
dure must be followed:
Bit
$21 ($41)
Read/Write
Initial Value
R
7
0
Oscillator
350 kHz at V
1 MHz at V
R
6
0
CC
CC
= 5V
= 3V
R
5
0
WDTOE
R/W
4
0
WDE
R/W
3
0
WDP2
R/W
2
0
ATmega103(L)
WDP1
R/W
1
0
CC
levels. The WDR
WDP0
R/W
0
0
WDTCR
55

Related parts for ATMEGA103L-4AC