MC68HC705C8ACP Freescale Semiconductor, MC68HC705C8ACP Datasheet - Page 129

IC MCU 4MHZ 8K OTP 40-DIP

MC68HC705C8ACP

Manufacturer Part Number
MC68HC705C8ACP
Description
IC MCU 4MHZ 8K OTP 40-DIP
Manufacturer
Freescale Semiconductor
Series
HC05r
Datasheet

Specifications of MC68HC705C8ACP

Core Processor
HC05
Core Size
8-Bit
Speed
2.1MHz
Connectivity
SCI, SPI
Peripherals
POR, WDT
Number Of I /o
24
Program Memory Size
8KB (8K x 8)
Program Memory Type
OTP
Ram Size
304 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
40-DIP (0.600", 15.24mm)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC705C8ACP
Manufacturer:
MOTOROLA
Quantity:
13
Part Number:
MC68HC705C8ACP
Manufacturer:
FREESCALE
Quantity:
1 487
Part Number:
MC68HC705C8ACPE
Manufacturer:
ON
Quantity:
1 000
10.6 SCI I/O Registers
10.6.1 SCI Data Register
MC68HC705C8A — Rev. 3
MOTOROLA
Address:
These I/O registers control and monitor SCI operation:
The SCI data register (SCDR) shown in
characters received and for characters transmitted.
Reset:
Read:
Write:
Freescale Semiconductor, Inc.
For More Information On This Product,
Framing Errors — If the data recovery logic does not detect a logic
1 where the stop bit should be in an incoming character, it sets the
framing error (FE) bit in the SCSR. The FE bit is set at the same
time that the RDRF bit is set.
Receiver Interrupts — These sources can generate SCI receiver
interrupt requests:
– Receive Data Register Full (RDRF) — The RDRF bit in the
– Receiver Overrun (OR) — The OR bit in the SCSR indicates
– Idle Input (IDLE) — The IDLE bit in the SCSR indicates that 10
SCI data register (SCDR)
SCI control register 1 (SCCR1)
SCI control register 2 (SCCR2)
SCI status register (SCSR)
Serial Communications Interface (SCI)
$0011
Bit 7
Bit 7
SCSR indicates that the receive shift register has transferred a
character to the SCDR.
that the receive shift register shifted in a new character before
the previous character was read from the SCDR.
or 11 consecutive logic 1s shifted in from the PD0/RDI pin.
Go to: www.freescale.com
Figure 10-5. SCI Data Register (SCDR)
Bit 6
6
Bit 5
5
Unaffected by reset
Bit 4
4
Serial Communications Interface (SCI)
Figure 10-5
Bit 3
3
Bit 2
2
is the buffer for
SCI I/O Registers
Bit 1
1
Technical Data
Bit 0
Bit 0
129

Related parts for MC68HC705C8ACP