MC68HC711P2CFN4 Freescale Semiconductor, MC68HC711P2CFN4 Datasheet - Page 194

no-image

MC68HC711P2CFN4

Manufacturer Part Number
MC68HC711P2CFN4
Description
IC MCU 32K OTP 4MHZ 84-PLCC
Manufacturer
Freescale Semiconductor
Series
HC11r
Datasheet

Specifications of MC68HC711P2CFN4

Core Processor
HC11
Core Size
8-Bit
Speed
4MHz
Connectivity
MI Bus, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
50
Program Memory Size
32KB (32K x 8)
Program Memory Type
OTP
Eeprom Size
640 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
84-PLCC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC711P2CFN4
Manufacturer:
MOT
Quantity:
5 510
Part Number:
MC68HC711P2CFN4
Manufacturer:
HITACHI
Quantity:
5 510
Part Number:
MC68HC711P2CFN4
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68HC711P2CFN4
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Resets and Interrupts
10.4.6 Pulse accumulator
10.4.7 Computer operating properly (COP)
10.4.8 Serial communications interface (SCI)
10.4.9 Serial peripheral interface (SPI)
Technical Data
NOTE:
The pulse accumulator system is disabled at reset so that the pulse
accumulator input (PAI) pin defaults to being a general-purpose input
pin.
The COP watchdog system is enabled if the NOCOP control bit in the
CONFIG register is cleared, and disabled if NOCOP is set. The COP rate
is set for the shortest duration timeout.
The reset condition of the SCI system is independent of the operating
mode. At reset, the SCI baud rate control register is initialized to $0004.
All transmit and receive interrupts are masked and both the transmitter
and receiver are disabled so the port pins default to being general
purpose I/O lines. The SCI frame format is initialized to an 8-bit character
size. The send break and receiver wake-up functions are disabled. The
TDRE and TC status bits in the SCI status register are both set,
indicating that there is no transmit data in either the transmit data register
or the transmit serial shift register. The RDRF, IDLE, OR, NF, FE, PF,
and RAF receive-related status bits are cleared.
The foregoing paragraph also applies to SCI2 and SCI3. Their
respective MI BUS functions are disabled, since MIEx is cleared on
reset.
The SPI system is disabled by reset. The port pins associated with this
function default to being general-purpose I/O lines.
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
Resets and Interrupts
MC68HC11P2 — Rev 1.0

Related parts for MC68HC711P2CFN4