HD64F2623FA20 Renesas Electronics America, HD64F2623FA20 Datasheet - Page 234

IC H8S MCU FLASH 256K 100-QFP

HD64F2623FA20

Manufacturer Part Number
HD64F2623FA20
Description
IC H8S MCU FLASH 256K 100-QFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2600r
Datasheets

Specifications of HD64F2623FA20

Core Processor
H8S/2600
Core Size
16-Bit
Speed
20MHz
Connectivity
CAN, SCI, SmartCard
Peripherals
POR, PWM, WDT
Number Of I /o
53
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 16x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F2623FA20
Manufacturer:
RENESAS
Quantity:
1 300
Part Number:
HD64F2623FA20
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F2623FA20
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64F2623FA20J
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F2623FA20J
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64F2623FA20J
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD64F2623FA20JV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD64F2623FA20V
Manufacturer:
ST
Quantity:
12 000
Part Number:
HD64F2623FA20V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Section 2 Instruction Descriptions
2.2.60 (3)
SHLR (SHift Logical Right)
Operation
Rd (right logical shift)
Assembly-Language Format
SHLR.W Rd
Operand Size
Word
Description
This instruction shifts the bits in a 16-bit register Rd (destination operand) one bit to the right. The
least significant bit (bit 0) shifts into the carry flag. The most significant bit (bit 15) is cleared to 0.
Available Registers
Rd: R0 to R7, E0 to E7
Operand Format and Number of States Required for Execution
Notes
Rev. 4.00 Feb 24, 2006 page 218 of 322
REJ09B0139-0400
Register direct
Addressing
Mode
SHLR (W)
Mnemonic
0
SHLR.W
MSB
Rd
b15
Operands
Rd
.
. . . . . .
.
1st byte
1
.
.
1
Condition Code
H: Previous value remains unchanged.
N: Always cleared to 0.
Z: Set to 1 if the result is zero; otherwise
V: Always cleared to 0.
C: Receives the previous value in bit 0.
.
2nd byte
1
.
Instruction Format
cleared to 0.
I
rd
UI H
LSB
b0
3rd byte
U
C
N
0
4th byte
Z
Shift Logical
V
0
States
No. of
C
1

Related parts for HD64F2623FA20