M30626FJPGP#D3C Renesas Electronics America, M30626FJPGP#D3C Datasheet - Page 24

MCU 3/5V 512K 100-LQFP

M30626FJPGP#D3C

Manufacturer Part Number
M30626FJPGP#D3C
Description
MCU 3/5V 512K 100-LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M16C/60r
Datasheet

Specifications of M30626FJPGP#D3C

Core Processor
M16C/60
Core Size
16-Bit
Speed
24MHz
Connectivity
I²C, IEBus, UART/USART
Peripherals
DMA, WDT
Number Of I /o
85
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
31K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 26x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30626FJPGP#D3CM30626FJPGP
Manufacturer:
ATMEL
Quantity:
1
Company:
Part Number:
M30626FJPGP#D3CM30626FJPGP
Manufacturer:
MIT
Quantity:
1 000
Company:
Part Number:
M30626FJPGP#D3CM30626FJPGP
Manufacturer:
MIT
Quantity:
20 000
Company:
Part Number:
M30626FJPGP#D3CM30626FJPGP
Manufacturer:
RENESAS
Quantity:
9 423
Company:
Part Number:
M30626FJPGP#D3CM30626FJPGP U5C
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
1.4 Flag Register (FLG)
Chapter 1 Overview
Figure 1.4.1 shows a configuration of the flag register (FLG). The function of each flag is detailed below.
1.4.1 Bit 0: Carry flag (C flag)
1.4.2 Bit 1: Debug flag (D flag)
1.4.3 Bit 2: Zero flag (Z flag)
1.4.4 Bit 3: Sign flag (S flag)
1.4.5 Bit 4: Register bank select flag (B flag)
1.4.6 Bit 5: Overflow flag (O flag)
1.4.7 Bit 6: Interrupt enable flag (I flag)
1.4.8 Bit 7: Stack pointer select flag (U flag)
1.4.9 Bits 8-11: Reserved area
This flag holds a carry, borrow, or shifted-out bit that has occurred in the arithmetic/logic unit.
This flag enables a single-step interrupt.
When this flag is set (= 1), a single-step interrupt is generated after an instruction is executed. When an
interrupt is acknowledged, this flag is cleared to 0.
This flag is set when an arithmetic operation resulted in 0; otherwise, this flag is 0.
This flag is set when an arithmetic operation resulted in a negative value; otherwise, this flag is 0.
This flag selects a register bank. If this flag is 0, register bank 0 is selected; if the flag is 1, register bank
1 is selected.
This flag is set when an arithmetic operation resulted in overflow.
This flag enables a maskable interrupt.
When this flag is 0, the interrupt is disabled; when the flag is 1, the interrupt is enabled. When the
interrupt is acknowledged, this flag is cleared to 0.
When this flag is 0, the interrupt stack pointer (ISP) is selected; when the flag is 1, the user stack pointer
(USP) is selected.
This flag is cleared to 0 when a hardware interrupt is acknowledged or an INT instruction of software
interrupt numbers 0 to 31 is executed.
6
1.4 Flag Register (FLG)

Related parts for M30626FJPGP#D3C