ATA5744N-TGQY Atmel, ATA5744N-TGQY Datasheet - Page 9

IC RCVR UHF ASK 433MHZ 20SOIC

ATA5744N-TGQY

Manufacturer Part Number
ATA5744N-TGQY
Description
IC RCVR UHF ASK 433MHZ 20SOIC
Manufacturer
Atmel
Datasheet

Specifications of ATA5744N-TGQY

Frequency
300MHz ~ 450MHz
Sensitivity
-112dBm
Data Rate - Maximum
10 kBaud
Modulation Or Protocol
ASK, FSK
Applications
RKE, Telemetering, Security Technology
Current - Receiving
7.1mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Features
RSSI Equipped
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 105°C
Package / Case
20-SOIC (0.300", 7.50mm Width)
Operating Frequency (max)
450000kHz
Operating Temperature (min)
-40C
Operating Temperature (max)
105C
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.5V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Memory Size
-
Lead Free Status / Rohs Status
Compliant
4.6
4893A–RKE–11/05
Basic Clock Cycle of the Digital Circuitry
The complete timing of the digital circuitry and the analog filtering is derived from one clock.
According to
bination with a divider. The division factor is controlled by the logical state at pin MODE.
According to chapter 'RF Front End', the frequency of the crystal oscillator (f
the RF input signal (f
Figure 4-3.
Pin MODE can now be set in accordance with the desired clock cycle T
lowing application-relevant parameters:
Timing of the analog and digital signal processing
IF filter center frequency (f
Most applications are dominated by two transmission frequencies: f
used in USA, f
parameters, the electrical characteristics display three conditions for each parameter.
The clock cycle of some function blocks depends on the selected baud rate range (BR_Range)
which is defined by the pins BR_0 and BR_1. This clock cycle T
formulas for further reference:
BR_Range = BR_Range0:
• Application USA
• Application Europe
• Other applications
(f
(f
(T
is given as a function of T
XTO
XTO
Clk
is dependent on f
= 4.90625 MHz, MODE = L, T
= 6.76438 MHz, MODE = H, T
Figure
BR_Range1:
BR_Range2:
BR_Range3:
Generation of the Basic Clock Cycle
Send
= 433.92 MHz in Europe. In order to ease the usage of all T
4-3, this clock cycle TClk is derived from the crystal oscillator (XTO) in com-
RFin
) which also defines the operating frequency of the local oscillator (f
XTO
IF0
)
Clk
and on the logical state of pin MODE. The electrical characteristic
T
T
T
T
).
XClk
XClk
XClk
XClk
:14/:10
Divider
XTO
= 8
= 4
= 2
= 1
T
f
XTO
Clk
Clk
Clk
= 2.0383 µs)
= 2.0697 µs)
T
T
T
T
Clk
Clk
Clk
Clk
16
15
14
MODE
DVCC
XTO
L : USA(:10)
H: Europe(:14)
XClk
is defined by the following
Send
Clk
. T
= 315 MHz is mainly
Clk
XTO
ATA5744
controls the fol-
) is defined by
Clk
-dependent
LO
).
9

Related parts for ATA5744N-TGQY