CYWUSB6934-48LTXC Cypress Semiconductor Corp, CYWUSB6934-48LTXC Datasheet - Page 15

IC WIRELESS USB 2.4GHZ 48VQFN

CYWUSB6934-48LTXC

Manufacturer Part Number
CYWUSB6934-48LTXC
Description
IC WIRELESS USB 2.4GHZ 48VQFN
Manufacturer
Cypress Semiconductor Corp
Series
WirelessUSB™r
Datasheet

Specifications of CYWUSB6934-48LTXC

Package / Case
48-VQFN Exposed Pad, 48-HVQFN, 48-SQFN, 48-DHVQFN
Frequency
2.4GHz
Data Rate - Maximum
62.5kbps
Modulation Or Protocol
GFSK
Applications
General Purpose
Power - Output
0dBm
Sensitivity
-90dBm
Voltage - Supply
2.7 V ~ 3.6 V
Current - Receiving
57.7mA
Current - Transmitting
69.1mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Operating Temperature
0°C ~ 70°C
Wireless Frequency
2.4 GHz
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
428-2984

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CYWUSB6934-48LTXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Table 15. Transmit SERDES Interrupt Status
Note
Document 38-16007 Rev. *J
7:4 Reserved These bits are reserved. This register is read-only.
3
2
1
0
5. All status bits are set and readable in the registers regardless of IRQ enable status. This allows a polling scheme to be implemented without enabling IRQs. The status
Bit
bits are affected by the TX Enable and RX Enable (Reg 0x03, bits 7:6). For example, the transmit status will read 0 if the IC is not in transmit mode. These registers
are read-only.
Underflow The Underflow bit is used to signal when an underflow condition associated with the Transmit SERDES Data register
Overflow
Done
Empty
7
Name
Addr: 0x0E
(Reg 0x0F) has occurred.
1 = Underflow Interrupt pending.
0 = No Underflow Interrupt pending.
This IRQ will assert during an underflow condition to the Transmit SERDES Data register (Reg 0x0F). An underflow
occurs when the transmitter is ready to sample transmit data, but there is no data ready in the Transmit SERDES
Data register (Reg 0x0F). This will only assert after the transmitter has transmitted at least one bit. This bit is cleared
by reading the Transmit Interrupt Status register (Reg 0x0E).
The Overflow bit is used to signal when an overflow condition associated with the Transmit SERDES Data register
(0x0F) has occurred.
1 = Overflow Interrupt pending.
0 = No Overflow Interrupt pending.
This IRQ will assert during an overflow condition to the Transmit SERDES Data register (Reg 0x0F). An overflow
occurs when the new data is loaded into the Transmit SERDES Data register (Reg 0x0F) before the previous data
has been sent. This bit is cleared by reading the Transmit Interrupt Status register (Reg 0x0E).
The Done bit is used to signal the end of a data transmission.
1 = Done Interrupt pending.
0 = No Done Interrupt pending.
This IRQ will assert when the data is finished sending a byte of data and there is no more data to be sent. This will
only assert after the transmitter has transmitted as least one bit. This bit is cleared by reading the Transmit Interrupt
Status register (Reg 0x0E)
The Empty bit is used to signal when the Transmit SERDES Data register (Reg 0x0F) has been emptied.
1 = Empty Interrupt pending.
0 = No Empty Interrupt pending.
This IRQ will assert when the transmit serdes is empty. When this IRQ is asserted it is ok to write to the Transmit
SERDES Data register (Reg 0x0F). Writing the Transmit SERDES Data register (Reg 0x0F) will clear this IRQ. It
will be set when the data is loaded into the transmitter, and it is ok to write new data.
6
Reserved
5
[5]
REG_TX_INT_STAT
4
Description
Underflow
3
Overflow
2
Done
1
CYWUSB6934
CYWUSB6932
Default: 0x00
Page 15 of 33
Empty
0
[+] Feedback

Related parts for CYWUSB6934-48LTXC