LCMXO1200C-3FTN256C Lattice, LCMXO1200C-3FTN256C Datasheet - Page 26

no-image

LCMXO1200C-3FTN256C

Manufacturer Part Number
LCMXO1200C-3FTN256C
Description
CPLD - Complex Programmable Logic Devices 1200 LUTS 211 I/O
Manufacturer
Lattice
Series
MachXOr
Datasheet

Specifications of LCMXO1200C-3FTN256C

Memory Type
SRAM
Number Of Macrocells
600
Delay Time
5.1 ns
Number Of Programmable I/os
211
Operating Supply Voltage
1.8 V, 2.5 V, 3.3 V
Supply Current
21 mA
Maximum Operating Temperature
+ 90 C
Minimum Operating Temperature
0 C
Package / Case
ftBGA-256
Mounting Style
SMD/SMT
Supply Voltage (max)
3.465 V
Supply Voltage (min)
1.71 V
Cpld Type
FLASH
No. Of Macrocells
1200
No. Of I/o's
211
Propagation Delay
5.1ns
Global Clock Setup Time
1.6ns
Frequency
420MHz
Supply Voltage Range
1.71V To 3.465V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO1200C-3FTN256C
Manufacturer:
Lattice
Quantity:
135
Part Number:
LCMXO1200C-3FTN256C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LCMXO1200C-3FTN256C
Manufacturer:
LATTICE
Quantity:
20 000
Lattice Semiconductor
Figure 2-22. MachXO Configuration and Programming
Density Shifting
The MachXO family has been designed to enable density migration in the same package. Furthermore, the archi-
tecture ensures a high success rate when performing design migration from lower density parts to higher density
parts. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a
lower density device. However, the exact details of the final resource utilization will impact the likely success in
each case.
Port
Mode
Program in seconds
Memory Space
Non-Volatile
Background
ISP 1149.1 TAP Port
microseconds
Download in
Power-up
Refresh
2-23
SRAM Memory
Space
1532
MachXO Family Data Sheet
Configure in milliseconds
Architecture

Related parts for LCMXO1200C-3FTN256C