A3PN250-ZVQG100 Actel, A3PN250-ZVQG100 Datasheet - Page 82

FPGA - Field Programmable Gate Array 250K System Gates ProASIC3 nano

A3PN250-ZVQG100

Manufacturer Part Number
A3PN250-ZVQG100
Description
FPGA - Field Programmable Gate Array 250K System Gates ProASIC3 nano
Manufacturer
Actel
Datasheet

Specifications of A3PN250-ZVQG100

Processor Series
A3PN250
Core
IP Core
Number Of Macrocells
2048
Maximum Operating Frequency
350 MHz
Number Of Programmable I/os
68
Data Ram Size
36 Kbit
Delay Time
1.05 ns
Supply Voltage (max)
3.3 V
Supply Current
3 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
- 20 C
Development Tools By Supplier
AGLN-Nano-Kit, AGLN-Z-Nano-Kit, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA, FloasPro 4, FlashPro 3, FlashPro Lite
Mounting Style
SMD/SMT
Supply Voltage (min)
1.5 V
Number Of Gates
250 K
Package / Case
VQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A3PN250-ZVQG100
Manufacturer:
ACT
Quantity:
19
Part Number:
A3PN250-ZVQG100
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
A3PN250-ZVQG100I
Manufacturer:
Microsemi SoC
Quantity:
10 000
ProASIC3 nano DC and Switching Characteristics
Table 2-76 • FIFO
2- 68
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
F
Note:
ENS
ENH
BKS
BKH
DS
DH
CKQ1
CKQ2
RCKEF
WCKFF
CKAF
RSTFG
RSTAF
RSTBQ
REMRSTB
RECRSTB
MPWRSTB
CYC
MAX
For specific junction temperature and voltage supply levels, refer to
Worst Commercial-Case Conditions: T
Timing Characteristics
REN_B, WEN_B Setup Time
REN_B, WEN_B Hold Time
BLK_B Setup Time
BLK_B Hold Time
Input Data (DI) Setup Time
Input Data (DI) Hold Time
Clock HIGH to New Data Valid on DO (flow-through)
Clock HIGH to New Data Valid on DO (pipelined)
RCLK HIGH to Empty Flag Valid
WCLK HIGH to Full Flag Valid
Clock HIGH to Almost Empty/Full Flag Valid
RESET_B LOW to Empty/Full Flag Valid
RESET_B LOW to Almost Empty/Full Flag Valid
RESET_B LOW to Data Out LOW on DO (flow-through)
RESET_B LOW to Data Out LOW on DO (pipelined)
RESET_B Removal
RESET_B Recovery
RESET_B Minimum Pulse Width
Clock Cycle Time
Maximum Frequency for FIFO
Description
J
= 70°C, VCC = 1.425 V
R e visio n 8
Table 2-6 on page 2-5
1.38
0.02
0.22
0.00
0.18
0.00
2.36
0.89
1.72
1.63
6.19
1.69
6.13
0.92
0.92
0.29
1.50
0.21
3.23
310
–2
1.57
0.02
0.25
0.00
0.21
0.00
2.68
1.02
1.96
7.05
1.93
6.98
1.05
1.05
0.33
1.71
0.24
3.68
1.86
272
–1
for derating values.
Std.
1.84
0.02
0.30
0.00
0.25
0.00
3.15
1.20
2.30
2.18
8.29
2.27
8.20
1.23
1.23
0.38
2.01
0.29
4.32
231
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for A3PN250-ZVQG100