PIC18F26K80-I/SO Microchip Technology, PIC18F26K80-I/SO Datasheet - Page 191

no-image

PIC18F26K80-I/SO

Manufacturer Part Number
PIC18F26K80-I/SO
Description
MCU PIC 64KB FLASH 28SOIC
Manufacturer
Microchip Technology
Series
PIC® XLP™ 18Fr
Datasheet

Specifications of PIC18F26K80-I/SO

Core Size
8-Bit
Program Memory Size
64KB (32K x 16)
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Core Processor
PIC
Speed
64MHz
Connectivity
ECAN, I²C, LIN, SPI, UART/USART
Number Of I /o
24
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
3.6K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-SOIC (0.300", 7.50mm Width)
Controller Family/series
PIC18
Ram Memory Size
4KB
Cpu Speed
16MIPS
No. Of Pwm Channels
5
Embedded Interface Type
I2C, SPI, USART
Processor Series
PIC18F26K80
Core
PIC
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
I2C, SPI, USART
Maximum Clock Frequency
64 MHz
Number Of Programmable I/os
24
Number Of Timers
5
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F26K80-I/SO
Manufacturer:
Microchip Technology
Quantity:
135
Part Number:
PIC18F26K80-I/SO
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC18F26K80-I/SO
0
TABLE 11-7:
 2011 Microchip Technology Inc.
RD0/C1INA/
PSP0
RD1/C1INB/
PSP1
RD2/C2INA/
PSP2
RD3/C2INB/
CTMUI/PSP3
RD4/ECCP1/
P1A/PSP4
RD5/P1B/PSP5
RD6/TX2/CK2
P1C/PSP6
Legend:
Note 1:
Pin Name
O = Output, I = Input, ANA = Analog Signal, DIG = CMOS Output, ST = Schmitt Trigger Buffer Input,
x = Don’t care (TRIS bit does not affect port direction or is overridden for this option)
Pin assignment for 40 and 44-pin devices (PIC18F4XK80).
Function
PORTD FUNCTIONS
C1INB
PSP1
ECCP1
CTMUI
C1INA
RD1
C2INA
C2INB
CK2
TX2
PSP0
PSP2
PSP3
PSP4
PSP5
PSP6
RD0
RD2
RD3
RD4
RD5
RD6
P1C
P1A
P1B
(1)
(1)
(1)
(1)
(1)
Setting
TRIS
0
1
1
x
0
1
1
x
0
1
1
x
0
1
1
x
x
0
1
0
1
0
x
0
1
0
x
0
1
0
0
1
0
x
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
O
O
O
O
O
O
O
O
O
O
O
O
O
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I/O Type
ANA
ANA
ANA
ANA
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
DIG
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
ST
Preliminary
LATD<0> data output.
PORTD<0> data input.
Comparator 1 Input A.
Parallel Slave Port data.
LATD<1> data output.
PORTD<1> data input.
Comparator 1 Input B.
Parallel Slave Port data.
LATD<2> data output.
PORTD<2> data input.
Comparator 2 Input A.
Parallel Slave Port data.
LATD<3> data output.
PORTD<3> data input.
Comparator 2 Input B.
CTMU pulse generator charger for the C2INB comparator input.
Parallel Slave Port data.
LATD<4> data output.
PORTD<4> data input.
ECCP1 compare output and ECCP1 PWM output. Takes priority over
port data.
ECCP1 capture input.
ECCP1 Enhanced PWM output, Channel A. May be configured for
tri-state during Enhanced PWM shutdown events. Takes priority over
port data.
Parallel Slave Port data.
LATD<5> data output.
PORTD<5> data input.
ECCP1 Enhanced PWM output, Channel B. May be configured for
tri-state during Enhanced PWM shutdown events. Takes priority over
port data.
Parallel Slave Port data.
LATD<6> data output.
PORTD<6> data input.
Asynchronous serial data output (EUSART module); takes priority over
port data.
Synchronous serial clock output (EUSART module); user must
configure as an input.
Synchronous serial clock input (EUSART module); user must configure
as an input.
ECCP1 Enhanced PWM output, Channel C. May be configured for
tri-state during Enhanced PWM.
Parallel Slave Port data.
PIC18F66K80 FAMILY
Description
DS39977C-page 191

Related parts for PIC18F26K80-I/SO