PIC18F26K80-I/SO Microchip Technology, PIC18F26K80-I/SO Datasheet - Page 620

no-image

PIC18F26K80-I/SO

Manufacturer Part Number
PIC18F26K80-I/SO
Description
MCU PIC 64KB FLASH 28SOIC
Manufacturer
Microchip Technology
Series
PIC® XLP™ 18Fr
Datasheet

Specifications of PIC18F26K80-I/SO

Core Size
8-Bit
Program Memory Size
64KB (32K x 16)
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Core Processor
PIC
Speed
64MHz
Connectivity
ECAN, I²C, LIN, SPI, UART/USART
Number Of I /o
24
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
3.6K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-SOIC (0.300", 7.50mm Width)
Controller Family/series
PIC18
Ram Memory Size
4KB
Cpu Speed
16MIPS
No. Of Pwm Channels
5
Embedded Interface Type
I2C, SPI, USART
Processor Series
PIC18F26K80
Core
PIC
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
I2C, SPI, USART
Maximum Clock Frequency
64 MHz
Number Of Programmable I/os
24
Number Of Timers
5
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F26K80-I/SO
Manufacturer:
Microchip Technology
Quantity:
135
Part Number:
PIC18F26K80-I/SO
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC18F26K80-I/SO
0
PIC18F66K80 FAMILY
DS39977C-page 620
RXBnEIDL (Receive Buffer n Extended
RXBnSIDH (Receive Buffer n Standard
RXBnSIDL (Receive Buffer n Standard
RXERRCNT (Receive Error Count) .......................... 416
RXFBCONn (Receive Filter Buffer Control n) ........... 429
RXFCONn (Receive Filter Control n) ........................ 428
RXFnEIDH (Receive Acceptance Filter n
RXFnEIDL (Receive Acceptance Filter n
RXFnSIDH (Receive Acceptance Filter n
RXFnSIDL (Receive Acceptance Filter n
RXMnEIDH (Receive Acceptance Mask n
RXMnEIDL (Receive Acceptance Mask n
RXMnSIDH (Receive Acceptance Mask n
RXMnSIDL (Receive Acceptance Mask n
SDFLC (Standard Data Bytes Filter
SLRCON (Slew Rate Control)................................... 180
SSPCON1 (MSSP Control 1, I
SSPCON1 (MSSP Control 1, SPI Mode) .................. 295
SSPCON2 (MSSP Control 2, I
SSPCON2 (MSSP Control 2, I
SSPMSK (I
SSPSTAT (MSSP Status, I
SSPSTAT (MSSP Status, SPI Mode) ....................... 294
STATUS .................................................................... 127
STKPTR (Stack Pointer) ........................................... 108
T0CON (Timer0 Control)........................................... 211
T1CON (Timer1 Control)........................................... 215
T1GCON (Timer1 Gate Control) ............................... 217
T2CON (Timer2 Control)........................................... 227
T3CON (Timer3 Control)........................................... 229
T3GCON (Timer3 Gate Control) ............................... 230
T4CON (Timer4 Control)........................................... 239
TXBIE (Transmit Buffers Interrupt Enable) ............... 441
TXBnCON (Transmit Buffer n Control) ..................... 404
TXBnDLC (Transmit Buffer n
TXBnDm (Transmit Buffer n Data Field Byte m) ....... 406
TXBnEIDH (Transmit Buffer n Extended
TXBnEIDL (Transmit Buffer n Extended
TXBnSIDH (Transmit Buffer n Standard
TXBnSIDL (Transmit Buffer n Standard
TXERRCNT (Transmit Error Count).......................... 407
TXSTAx (Transmit Status and Control) .................... 340
WDTCON (Watchdog Timer Control)........................ 477
WPUB (Weak Pull-up PORTB Enable) ..................... 178
Identifier, Low Byte) .......................................... 414
Identifier, High Byte) ......................................... 413
Identifier, Low Byte) .......................................... 414
Extended Identifier, High Byte) ......................... 426
Extended Identifier, Low Byte) .......................... 426
Standard Identifier Filter, High Byte)................. 425
Standard Identifier Filter, Low Byte).................. 425
Extended Identifier Mask, High Byte)................ 427
Extended Identifier Mask, Low Byte) ................ 427
Standard Identifier Mask, High Byte) ................ 426
Standard Identifier Mask, Low Byte) ................. 427
Length Count) ................................................... 428
Data Length Code)............................................ 407
Identifier, High Byte) ......................................... 405
Identifier, Low Byte) .......................................... 406
Identifier, High Byte) ......................................... 405
Identifier, Low Byte) .......................................... 405
2
C Slave Address Mask)......................... 306
2
C Mode)........................ 303
2
2
2
C Mode) .................. 304
C Master Mode) ...... 305
C Slave Mode) ........ 306
Preliminary
RESET.............................................................................. 517
Resets......................................................................... 81, 461
RETFIE ............................................................................. 518
RETLW ............................................................................. 518
RETURN........................................................................... 519
Return Address Stack....................................................... 107
Return Stack Pointer (STKPTR) ....................................... 108
Revision History................................................................ 609
RLCF ................................................................................ 519
RLNCF.............................................................................. 520
RRCF................................................................................ 520
RRNCF ............................................................................. 521
S
SCK .................................................................................. 293
SDI.................................................................................... 293
SDO .................................................................................. 293
SEC_IDLE Mode ................................................................ 73
SEC_RUN Mode................................................................. 68
Selective Peripheral Module Control .................................. 74
Serial Clock, SCK ............................................................. 293
Serial Data In (SDI)........................................................... 293
Serial Data Out (SDO) ...................................................... 293
Serial Peripheral Interface. See SPI Mode.
SETF................................................................................. 521
Shoot-Through Current..................................................... 287
Slave Select (SS).............................................................. 293
SLEEP .............................................................................. 522
Sleep Mode......................................................................... 72
Software Simulator (MPLAB SIM) .................................... 539
Special Event Trigger. See Compare (CCP Module).
Special Event Trigger. See Compare (ECCP Mode).
SPI Mode (MSSP) ............................................................ 293
SSPOV ............................................................................. 328
SSPOV Status Flag .......................................................... 328
SSPSTAT Register
Stack Full/Underflow Resets............................................. 109
.......................................................................................... 293
Brown-out Reset (BOR)............................................ 461
Oscillator Start-up Timer (OST) ................................ 461
Power-on Reset (POR)............................................. 461
Power-up Timer (PWRT) .......................................... 461
Associated Registers ................................................ 301
Bus Mode Compatibility ............................................ 301
Effects of a Reset ..................................................... 301
Enabling SPI I/O ....................................................... 297
Master Mode............................................................. 298
Master/Slave Connection.......................................... 297
Operation .................................................................. 296
Operation in Power-Managed Modes ....................... 301
Serial Clock............................................................... 293
Serial Data In ............................................................ 293
Serial Data Out ......................................................... 293
Slave Mode............................................................... 299
Slave Select.............................................................. 293
Slave Select Synchronization ................................... 299
SPI Clock .................................................................. 298
SSPBUF Register ..................................................... 298
SSPSR Register ....................................................... 298
Typical Connection ................................................... 297
R/W Bit ............................................................. 307, 310
 2011 Microchip Technology Inc.

Related parts for PIC18F26K80-I/SO