PCF8534AU/DA/1,026 NXP Semiconductors, PCF8534AU/DA/1,026 Datasheet

no-image

PCF8534AU/DA/1,026

Manufacturer Part Number
PCF8534AU/DA/1,026
Description
IC LCD DISPLAY DVR 60SEG
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCF8534AU/DA/1,026

Package / Case
Die
Display Type
LCD
Configuration
60 Segment
Interface
I²C
Current - Supply
8µA
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Number Of Digits
30
Number Of Segments
240
Maximum Clock Frequency
400 KHz
Operating Supply Voltage
1.8 V to 5.5 V
Maximum Power Dissipation
400 mW
Maximum Operating Temperature
+ 85 C
Maximum Supply Current
50 mA
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Digits Or Characters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
935287664026
1. General description
2. Features
1.
The definition of the abbreviations and acronyms used in this data sheet can be found in
The PCF8534A is a peripheral device which interfaces to almost any LCD
multiplex rates. It generates the drive signals for any static or multiplexed LCD containing
up to four backplanes and up to 60 segments. In addition, the PCF8534A can be easily
cascaded for larger LCD applications. The PCF8534A is compatible with most
microprocessors or microcontrollers and communicates via a two-line bidirectional
I
auto-incremented addressing, hardware subaddressing and display memory switching
(static and duplex drive modes).
The PCF8534AH only complies with the AEC-Q100 automotive qualification standard.
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
2
C-bus. Communication overheads are minimized using display RAM with
PCF8534A
Universal LCD driver for low multiplex rates
Rev. 05 — 6 August 2009
Single-chip LCD controller and driver
Selectable backplane drive configurations: static or 2, 3 or 4 backplane multiplexing
60 segment outputs allowing to drive:
Cascading supported for larger applications
60
Wide LCD supply range: from 2.5 V for low threshold LCDs up to 6.5 V for guest-host
LCDs and high threshold (automobile) twisted nematic LCDs
Internal LCD bias generation with voltage follower buffers
Selectable display bias configurations: static,
Wide logic power supply range: from 1.8 V to 5.5 V
LCD and logic supplies may be separated
Low power consumption
400 kHz I
Compatible with any microprocessors or microcontrollers
No external components
Display memory bank switching in static and duplex drive modes
Auto-incremented display data loading
Versatile blinking modes
Silicon gate CMOS process
N
N
N
30 7-segment numeric characters
16 14-segment alphanumeric characters
Any graphics of up to 240 elements
4-bit display data storage RAM
2
C-bus interface
1
2
or
Section
1
3
19.
Product data sheet
1
with low

Related parts for PCF8534AU/DA/1,026

PCF8534AU/DA/1,026 Summary of contents

Page 1

PCF8534A Universal LCD driver for low multiplex rates Rev. 05 — 6 August 2009 1. General description The PCF8534A is a peripheral device which interfaces to almost any LCD multiplex rates. It generates the drive signals for any static or ...

Page 2

... NXP Semiconductors 3. Ordering information Table 1. Ordering information Type number Package Name PCF8534AH/1 LQFP80 PCF8534AHL/1 LQFP80 PCF8534AU/DA/1 PCF8534AU 4. Marking Table 2. Type number PCF8534AH/1 PCF8534AHL/1 PCF8534AU/DA/1 PCF8534A_5 Product data sheet Description plastic low profile quad flat package; 80 leads; body 12 12 1.4 mm plastic low profile quad flat package; ...

Page 3

... NXP Semiconductors 5. Block diagram V LCD LCD BIAS GENERATOR V SS CLK CLOCK SELECT AND TIMING SYNC OSC OSCILLATOR SCL INPUT FILTERS SDA Fig 1. Block diagram of PCF8534A PCF8534A_5 Product data sheet BP0 BP1 BP2 BP3 BACKPLANE OUTPUTS LCD VOLTAGE SELECTOR DISPLAY CONTROL PCF8534A ...

Page 4

... NXP Semiconductors 6. Pinning information 6.1 Pinning S31 S32 S33 S34 S35 S36 S37 S38 S39 S40 S41 S42 S43 S44 S45 S46 S47 S48 S49 S50 Fig 2. PCF8534A_5 Product data sheet PCF8534AH Top view. For mechanical details, see Figure Pin configuration of PCF8534AH/1 (SOT315-1) Rev. 05 — ...

Page 5

... NXP Semiconductors S31 S32 S33 S34 S35 S36 S37 S38 S39 S40 S41 S42 S43 S44 S45 S46 S47 S48 S49 S50 Fig 3. PCF8534A_5 Product data sheet PCF8534AHL Top view. For mechanical details, see Figure Pin configuration of PCF8534AHL/1 (SOT315-1) Rev. 05 — 6 August 2009 ...

Page 6

... NXP Semiconductors Fig 4. PCF8534A_5 Product data sheet C1 S51 64 65 S52 66 S53 S54 67 68 S55 69 S56 70 S57 71 S58 72 S59 73 BP0 74 BP1 BP2 75 76 BP3 SDA 1 2 SCL CLK 3 F For mechanical details, see Figure 25. PCF8534AU/DA/1 pin configuration (bare die) Rev. 05 — 6 August 2009 ...

Page 7

... NXP Semiconductors 6.2 Pin description Table 3. Symbol S31 to S59 BP0 to BP3 n.c. SDA SCL CLK V DD SYNC OSC SA0 LCD S0 to S30 [1] The substrate (rear side of the die) is wired Functional description The PCF8534A is a versatile peripheral device designed to interface any microprocessor or microcontroller to a wide variety of LCDs ...

Page 8

... NXP Semiconductors Fig 5. The host microprocessor or microcontroller maintains the 2-line I channel with the PCF8534A. Biasing voltages for the multiplexed LCD waveforms are generated internally, removing the need for an external bias generator. The internal oscillator is selected by connecting pin OSC to V power supplies (pins V 7 ...

Page 9

... NXP Semiconductors configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of V Table 5. Table 5. LCD drive mode static 1:2 multiplex 2 1:2 multiplex 2 1:3 multiplex 3 1:4 multiplex 4 A practical value for V threshold voltage (V the static drive mode a suitable choice is V Multiplex drive modes of 1:3 and 1:4 with hence the contrast ratios are smaller ...

Page 10

... NXP Semiconductors Using Equation 1 bias bias is 2 The advantage of these LCD drive modes is a reduction of the LCD full scale voltage V as follows: • 1:3 multiplex ( • 1:4 multiplex ( These compare with It should be noted that V PCF8534A_5 Product data sheet 3, the discrimination for an LCD drive mode of 1:3 multiplex with 3 1 ...

Page 11

... NXP Semiconductors 7.4 LCD drive mode waveforms 7.4.1 Static drive mode The static LCD drive mode is used when a single backplane is provided in the LCD. Backplane and segment drive waveforms for this mode are shown in Fig 6. PCF8534A_5 Product data sheet V LCD BP0 V SS ...

Page 12

... NXP Semiconductors 7.4.2 1:2 Multiplex drive mode When two backplanes are provided in the LCD, the 1:2 multiplex mode applies. The PCF8534A allows the use of Figure 8. Fig 7. PCF8534A_5 Product data sheet 1 1 bias LCD BP0 LCD LCD BP1 LCD LCD LCD Sn+1 ...

Page 13

... NXP Semiconductors Fig 8. PCF8534A_5 Product data sheet V LCD LCD BP0 LCD LCD LCD BP1 LCD LCD LCD LCD LCD LCD S n LCD LCD LCD LCD state LCD LCD V LCD V LCD LCD LCD 0 V state LCD LCD V LCD V ( (t) V (t). state1 Sn BP0 ...

Page 14

... NXP Semiconductors 7.4.3 1:3 Multiplex drive mode When three backplanes are provided in the LCD, the 1:3 multiplex drive mode applies, as shown in Fig 9. PCF8534A_5 Product data sheet Figure 9. V LCD LCD BP0 LCD LCD LCD BP1 LCD LCD LCD BP2 LCD V SS ...

Page 15

... NXP Semiconductors 7.4.4 1:4 Multiplex drive mode When four backplanes are provided in the LCD, the 1:4 multiplex drive mode applies, as shown in BP0 BP1 BP2 BP3 Sn Sn+1 Sn+2 Sn+3 state 1 state 2 Fig 10. Waveforms for the 1:4 multiplex drive mode with PCF8534A_5 Product data sheet Figure 10 ...

Page 16

... NXP Semiconductors 7.5 Oscillator The internal logic and the LCD drive signals of the PCF8534A are timed by the frequency f , which equals either the built-in oscillator frequency f clk f . The clock frequency f clk(ext) 7.5.1 Internal clock The internal oscillator is enabled by connecting pin OSC to pin V output from pin CLK is the clock signal for any cascaded PCF8534A in the system ...

Page 17

... NXP Semiconductors 7.9 Backplane outputs The LCD drive section includes four backplane outputs: BP0 to BP3. The backplane output signals are generated based on the selected LCD drive mode. • In 1:4 multiplex drive mode: BP0 to BP3 must be connected directly to the LCD. If less than four backplane outputs are required the unused outputs can be left as an open-circuit. • ...

Page 18

... NXP Semiconductors The following applies to • Static mode: the eight transmitted data bits are placed in row 0 to eight successive display RAM addresses. • 1:2 multiplex mode: the eight transmitted data bits are placed in row 0 and 1 to four successive display RAM addresses. ...

Page 19

LCD segments LCD backplanes S a n+2 BP0 n+3 n+1 static n+5 n n+6 BP0 1 ...

Page 20

... NXP Semiconductors 7.12 Subaddress counter The storage of display data is conditioned by the contents of the subaddress counter. Storage is allowed only when the contents of the subaddress counter agree with the hardware subaddress applied to A0, A1 and A2. The subaddress counter value is defined by the device select command (see and the hardware subaddress do not agree then data storage is blocked but the data pointer will be incremented as if data storage had taken place ...

Page 21

... NXP Semiconductors 7.15 Blinker The display blinking capabilities of the PCF8534A are very versatile. The whole display can be blinked at frequencies set by the blink select command (see blinking frequencies are fractions of the clock frequency. The ratios between the clock and blinking frequencies depend on the mode in which the device is operating (see Table 7 ...

Page 22

... NXP Semiconductors Fig 13. Bit transfer 8.1.1.1 START and STOP conditions Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW change of the data line, while the clock is HIGH, is defined as the START condition (S). A LOW-to-HIGH change of the data line, while the clock is HIGH, is defined as the STOP condition (P) ...

Page 23

... NXP Semiconductors 8.1.3 Acknowledge The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge cycle. • A slave receiver which is addressed must generate an acknowledge after the reception of each byte. • ...

Page 24

... NXP Semiconductors 2 8.2 I C-bus protocol 2 Two I C-bus slave addresses (0111 000 and 0111 001) are reserved for the PCF8534A. The least significant bit of the slave address is bit R/W. The PCF8534A is a write-only device. It will not respond to a read access, so this bit should always be logic 0. The second bit of the slave address is defi ...

Page 25

... NXP Semiconductors R slave address control byte EXAMPLES a) transmit two bytes of RAM data transmit two command bytes transmit one command byte and two RAM date bytes Fig 18. I C-bus protocol PCF8534A_5 Product data sheet Universal LCD driver for low multiplex rates RAM/command byte ...

Page 26

... NXP Semiconductors 8.3 Command decoder The command decoder identifies command bytes that arrive on the I five commands: Table 9. Command Mode set Load data pointer Device select Bank select Blink select Table 10. Bit Table 11. See Section Bit Table 12. See Section Bit PCF8534A_5 Product data sheet Defi ...

Page 27

... NXP Semiconductors Table 13. See Section Bit [1] The bank select command has no effect in 1:3 or 1:4 multiplex drive modes. Table 14. See Section Bit [1] Only normal blinking can be selected in multiplexer 1:3 or 1:4 drive modes. 8.4 Display controller The display controller executes the commands identified by the command decoder. It contains the status registers of the PCF8534A and coordinates their effects ...

Page 28

... NXP Semiconductors 9. Internal circuitry Fig 19. Device protection diagram PCF8534A_5 Product data sheet Universal LCD driver for low multiplex rates V DD SA0 CLK OSC SYNC A0, A1 LCD BP0, BP1, BP2, BP3 LCD S0 to S59 V SS Rev. 05 — 6 August 2009 PCF8534A SCL V SS ...

Page 29

... NXP Semiconductors 10. Limiting values CAUTION Static voltages across the liquid crystal display can build up when the LCD supply voltage (V LCD display artifacts. To avoid such artifacts, V Table 15. In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol LCD I DD(LCD tot P/out ...

Page 30

... NXP Semiconductors 11. Static characteristics Table 16. Static characteristics Symbol Parameter Supplies V supply voltage DD V LCD supply voltage LCD I supply current DD I LCD supply current DD(LCD) Logic V input voltage I V LOW-level input voltage IL V HIGH-level input voltage IH V power-on reset voltage POR ...

Page 31

... NXP Semiconductors 12. Dynamic characteristics Table 17. Dynamic characteristics Symbol Parameter Clock Internal: output pin CLK f oscillator frequency osc External: input pin CLK f external clock frequency clk(ext) t HIGH-level clock time clk(H) t LOW-level clock time clk(L) Synchronization: input pin SYNC t SYNC propagation delay ...

Page 32

... NXP Semiconductors BP0 to BP3, and S0 to S59 Fig 20. Driver timing waveforms SDA SCL SDA Fig 21. I PCF8534A_5 Product data sheet clk t clk(H) CLK SYNC t PD(SYNC_N BUF LOW t HD;STA C-bus timing waveforms Rev. 05 — 6 August 2009 PCF8534A Universal LCD driver for low multiplex rates ...

Page 33

... NXP Semiconductors 13. Application information 13.1 Cascaded operation Large display configurations PCF8534As can be recognized on the same 2 I C-bus by using the 3-bit hardware subaddress (A0, A1 and A2) and the programmable 2 I C-bus slave address (SA0). Table 18. Cluster cascaded PCF8534As are synchronized, they can share the backplane signals from one of the devices in the cascade ...

Page 34

... NXP Semiconductors V LCD HOST MICRO- PROCESSOR/ MICRO- CONTROLLER V SS Fig 22. Cascaded PCF8534A configuration The SYNC line is provided to maintain the correct synchronization between all cascaded PCF8534As. Synchronization is guaranteed after a power-on reset. The only time that SYNC is likely to be needed is if synchronization is accidentally lost (e.g. by noise in adverse electrical environments or by defi ...

Page 35

... NXP Semiconductors Fig 23. Synchronization of the cascade for various PCF8534A drive modes The contact resistance between the SYNC pins of cascaded devices must be controlled. If the resistance is too high, the device will not be able to synchronize properly. Table 19 Table 19. Number of devices PCF8534A_5 Product data sheet ...

Page 36

... NXP Semiconductors 14. Package outline LQFP80: plastic low profile quad flat package; 80 leads; body 1 pin 1 index DIMENSIONS (mm are the original dimensions) A UNIT max. 0.16 1.5 mm 1.6 0.25 0.04 1.3 Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION ...

Page 37

... NXP Semiconductors 15. Bare die outline Wire bond die; 76 bonding pads; 2.91 x 2. DIMENSIONS (mm are the original dimensions) UNIT max mm nom 0.38 2.91 2.62 min Notes 1. Pad size 2. Passivation opening 3. Marking code OUTLINE VERSION IEC PCF8534AU Fig 25. PCF8534AU die outline PCF8534A_5 ...

Page 38

... NXP Semiconductors Table 20. Symbol SDA SCL CLK V DD SYNC OSC SA0 LCD S10 S11 S12 S13 S14 S15 S16 S17 S18 S19 S20 S21 S22 S23 S24 S25 S26 S27 PCF8534A_5 Product data sheet Bonding pad locations [1] Pad Coordinates 1384.4 280 2 1384 ...

Page 39

... NXP Semiconductors Table 20. Symbol S28 S29 S30 S31 S32 S33 S34 S35 S36 S37 S38 S39 S40 S41 S42 S43 S44 S45 S46 S47 S48 S49 S50 S51 S52 S53 S54 S55 S56 S57 S58 S59 BP0 BP1 BP2 BP3 [1] All coordinates are referenced the center of the die (see ...

Page 40

... NXP Semiconductors Fig 26. Alignment marks Table 21. Symbol [1] All coordinates are referenced the center of the die (see 16. Handling information All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling Metal-Oxide Semiconductor (MOS) devices ensure that all normal precautions are taken as described in JESD625-A , IEC 61340-5 or equivalent standards ...

Page 41

... NXP Semiconductors 17. Packing information Fig 27. Tray details for PCF8534AU/DA/1 Fig 28. Tray alignment for PCF8534AU/DA/1 PCF8534A_5 Product data sheet 1.1 2.1 3.1 1.2 2.2 1 Rev. 05 — 6 August 2009 PCF8534A Universal LCD driver for low multiplex rates A x.1 E PC8534A-1 001aai650 © NXP B.V. 2009. All rights reserved. ...

Page 42

... NXP Semiconductors Table 22. Symbol 18. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note AN10365 “Surface mount reflow soldering description” . 18.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits ...

Page 43

... NXP Semiconductors • Package placement • Inspection and repair • Lead-free soldering versus SnPb soldering 18.3 Wave soldering Key characteristics in wave soldering are: • Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave • ...

Page 44

... NXP Semiconductors Fig 29. Temperature profiles for large and small components For further information on temperature profiles, refer to Application Note AN10365 “Surface mount reflow soldering description” . 19. Abbreviations Table 25. Acronym CMOS ESD HBM IC LCD MM RAM PCF8534A_5 Product data sheet maximum peak temperature ...

Page 45

... NXP Semiconductors 20. References [1] AN10365 — Surface mount reflow soldering description [2] AN10706 — Handling bare die [3] IEC 60134 — Rating systems for electronic tubes and valves and analogous semiconductor devices [4] IEC 61340-5 — Protection of electronic devices from electrostatic phenomena [5] IPC/JEDEC J-STD-020D — Moisture/Reflow Sensitivity Classification for ...

Page 46

... Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice ...

Page 47

... NXP Semiconductors 24. Contents 1 General description . . . . . . . . . . . . . . . . . . . . . . 1 2 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 3 Ordering information . . . . . . . . . . . . . . . . . . . . . 2 4 Marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 5 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 3 6 Pinning information . . . . . . . . . . . . . . . . . . . . . . 4 6.1 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 6.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 7 7 Functional description . . . . . . . . . . . . . . . . . . . 7 7.1 Power-on reset . . . . . . . . . . . . . . . . . . . . . . . . . 8 7.2 LCD bias generator 7.3 LCD voltage selector . . . . . . . . . . . . . . . . . . . . 8 7.4 LCD drive mode waveforms . . . . . . . . . . . . . . 11 7 ...

Related keywords