74HC377D NXP Semiconductors, 74HC377D Datasheet - Page 2

IC, 74HC CMOS, SMD, 74HC377, SOIC20

74HC377D

Manufacturer Part Number
74HC377D
Description
IC, 74HC CMOS, SMD, 74HC377, SOIC20
Manufacturer
NXP Semiconductors
Datasheet

Specifications of 74HC377D

Flip-flop Type
D
Propagation Delay
13ns
Frequency
77MHz
Output Current
7.8mA
Supply Voltage Range
2V To 6V
Logic Case Style
SOIC
No. Of Pins
20
Operating
RoHS Compliant
Trigger Type
Positive Edge
Ic Output Type
Non Inverted
Rohs Compliant
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
74HC377D
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
74HC377D653
Manufacturer:
NXP Semiconductors
Quantity:
1 993
Part Number:
74HC377DB112
Manufacturer:
NXP Semiconductors
Quantity:
1 848
Part Number:
74HC377DT
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Philips Semiconductors
FEATURES
QUICK REFERENCE DATA
GND = 0 V; T
Notes
1. C
2. For HC the condition is V
ORDERING INFORMATION
See
December 1990
t
f
C
C
PHL
max
Ideal for addressable register applications
Data enable for address and data synchronization
applications
Eight positive-edge triggered D-type flip-flops
See “273” for master reset version
See “373” for transparent latch version
See “374” for 3-state version
Output capability: standard
I
Octal D-type flip-flop with data enable;
positive-edge trigger
I
PD
CC
SYMBOL
f
f
C
V
For HCT the condition is V
i
o
“74HC/HCT/HCU/HCMOS Logic Package Information”
/ t
CC
PD
L
category: MSI
= output frequency in MHz
= input frequency in MHz
(C
PLH
= output load capacitance in pF
P
is used to determine the dynamic power dissipation (P
= supply voltage in V
L
D
= C
V
amb
CC
PD
2
= 25 C; t
propagation delay CP to Q
maximum clock frequency
input capacitance
power dissipation capacitance per flip-flop
V
f
o
CC
) = sum of outputs
2
f
r
i
= t
I
I
f
= GND to V
= GND to V
= 6 ns
(C
PARAMETER
L
V
CC
2
CC
CC
n
f
o
) where:
1.5 V
2
.
GENERAL DESCRIPTION
The 74HC/HCT377 are high-speed Si-gate CMOS devices
and are pin compatible with low power Schottky TTL
(LSTTL). They are specified in compliance with JEDEC
standard no. 7A.
The 74HC/HCT377 have eight edge-triggered, D-type
flip-flops with individual D inputs and Q outputs. A common
clock (CP) input loads all flip-flops simultaneously when
the data enable (E) is LOW. The state of each D input, one
set-up time before the LOW-to-HIGH clock transition, is
transferred to the corresponding output (Q
The E input must be stable only one set-up time prior to the
LOW-to-HIGH transition for predictable operation.
D
in W):
C
notes 1 and 2
L
= 15 pF; V
CONDITIONS
CC
= 5 V
74HC/HCT377
Product specification
13
77
3.5
20
HC
TYPICAL
n
14
53
3.5
20
) of the flip-flop.
HCT
ns
MHz
pF
pF
UNIT

Related parts for 74HC377D