S29GL128P90TFIR10 Spansion Inc., S29GL128P90TFIR10 Datasheet - Page 77

IC, FLASH, 128MBIT, 90NS, TSOP-56

S29GL128P90TFIR10

Manufacturer Part Number
S29GL128P90TFIR10
Description
IC, FLASH, 128MBIT, 90NS, TSOP-56
Manufacturer
Spansion Inc.
Datasheet

Specifications of S29GL128P90TFIR10

Memory Type
Flash
Memory Size
128Mbit
Memory Configuration
16M X 8 / 8M X 16
Ic Interface Type
CFI, Parallel
Access Time
90ns
Supply Voltage Range
3.0 To 3.6 V
Memory Case Style
TSOP
Data Bus Width
8 bit, 16 bit
Architecture
Sectored
Interface Type
Serial
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Maximum Operating Current
50 mA
Mounting Style
SMD/SMT
Operating Temperature
+ 85 C
Package / Case
TSOP-56
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S29GL128P90TFIR10
Manufacturer:
SPANSION
Quantity:
2 090
Part Number:
S29GL128P90TFIR10
Manufacturer:
SPANSION
Quantity:
20 000
Part Number:
S29GL128P90TFIR10D
Manufacturer:
SPANSION
Quantity:
1 000
Part Number:
S29GL128P90TFIR10D
Manufacturer:
SPANSION
Quantity:
20 000
14. Revision History
November 20, 2009 S29GL-P_00_A12
Revision A0 (October 29, 2004)
Revision A1 (October 20, 2005)
Global
Revision A2 (October 19, 2006)
Global
Revision A3 (November 21, 2006)
AC Characteristics
Revision A4 (December 18, 2006)
Global
Write Buffer Programming, Sector
Erase
Password Protection Method
Read-only Operations table
Program and Erase Operations tables
TSOP Pin and BGA Capacitance table
Revision A5 (May 18, 2007)
Global
Performance Characteristics
Hardware Reset
AC Characteristics
Command Definitions tables
DC Characteristics
Page Read Timings figure
Revision A6 (October 23, 2007)
Performance Characteristics
Ordering Information
64-Ball Fortified BGA
56-Pin TSOP
Autoselect
Accelerated Program
Persistent Protection Bits
Secured Silicon Sector
Power-up Sequence Timing
Advance Information on S29GL-R
65 nm MirrorBit Hardware Reset
(RESET#) and Power-up Sequence
Global
Revision A7 (November 8, 2007)
Advance Information on S29GL-R 65
nm MirrorBit Hardware Reset (RESET#)
and Power-up Sequence
Section
Initial Release.
Revised all sections of document.
Revised all sections of document. Reformatted document to new template. Changed speed options
for S29GL01GP.
Erase and Program Operations table: Changed t
Changed t
speed options.
Write Buffer Programming Operation, Sector Erase Operation figures: Deleted “Wait 4 ms” box from
flowcharts.
Lock Register Program Algorithm figure: Deleted “Wait 4 ms” box from flowchart.
Modified t
Changed t
Changed all specifications in table.
Changed data sheet status to Preliminary.
Deleted references to requirement for external WP# pull-up.
Max. Read Access Times table: Added note.
Deleted note from section.
Reset Timings figure: Deleted note.
S29GL-P Sector Protection Command Definitions tables: Changed “Global Non-Volatile Freeze” to
“Global Volatile Freeze”.
CMOS Compatible table: Changed I
Corrected address range for top waveform.
Changed speed options for S29GL512P
Corrected samples OPN valid combinations; changed speed options for S29GL512P
Clarified ball “D1” connection
Clarified pin “30” connection
Added recommendation statement
Added recommendation statement
Removed “Erase” from title and flow chart
Sections “Factory Locked Secured Silicon Sector” & “Customer Lockable Secured Silicon Sector”:
clarified shipping options
Changed t
Added section
Fixed cross-references that were not live hyperlinks.
Changed timing specs and waveforms
D a t a
RC
ACC
DS
RH
S29GL-P MirrorBit
, t
specification, deleted write cycle time note.
from “Max” to “Min” value
, t
ACC
CE
S h e e t
, t
specifications on 128 Mb, 256 Mb, and 512 Mb devices. Added 90 and 100 ns
CE
, t
OE
specifications.
®
Flash Family
CC1
maximum current for 5 MHz and MHz test conditions.
Description
BUSY
to a maximum specification.
77

Related parts for S29GL128P90TFIR10