DAC124S085CIMM National Semiconductor, DAC124S085CIMM Datasheet - Page 15

IC,D/A CONVERTER,QUAD,12-BIT,CMOS,TSSOP,10PIN

DAC124S085CIMM

Manufacturer Part Number
DAC124S085CIMM
Description
IC,D/A CONVERTER,QUAD,12-BIT,CMOS,TSSOP,10PIN
Manufacturer
National Semiconductor
Datasheet

Specifications of DAC124S085CIMM

Rohs Compliant
NO
Number Of Channels
4
Resolution
12b
Interface Type
SER 3W SPI QSPI UW
Single Supply Voltage (typ)
3.3/5V
Dual Supply Voltage (typ)
Not RequiredV
Settling Time
8.5us
Architecture
Resistor-String
Power Supply Requirement
Single
Output Type
Voltage
Single Supply Voltage (min)
2.7V
Single Supply Voltage (max)
5.5V
Dual Supply Voltage (min)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Operating Temp Range
-40C to 105C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
10
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DAC124S085CIMM
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
DAC124S085CIMM/NOPB
Manufacturer:
ADI
Quantity:
9 712
Part Number:
DAC124S085CIMMX
Manufacturer:
TI
Quantity:
6 000
Part Number:
DAC124S085CIMMX
Manufacturer:
NS/国半
Quantity:
20 000
Normally, the SYNC line is kept low for at least 16 falling
edges of SCLK and the DAC is updated on the 16th SCLK
falling edge. However, if SYNC is brought high before the 16th
falling edge, the data transfer to the shift register is aborted
and the write sequence is invalid. Under this condition, the
DAC register is not updated and there is no change in the
mode of operation or in the DAC output voltages.
1.6 POWER-ON RESET
The power-on reset circuit controls the output voltages of the
four DACs during power-up. Upon application of power, the
DAC registers are filled with zeros and the output voltages are
0V. The outputs remain at 0V until a valid write sequence is
made to the DAC.
1.7 POWER-DOWN MODES
The DAC124S085 has four power-down modes, two of which
are identical. In power-down mode, the supply current drops
to 20 µA at 3V and 30 µA at 5V. The DAC124S085 is set in
power-down mode by setting OP1 and OP0 to 11. Since this
mode powers down all four DACs, the address bits, A1 and
A0, are used to select different output terminations for the
DAC outputs. Setting A1 and A0 to 00 or 11 causes the out-
puts to be tri-stated (a high impedance state). While setting
A1 and A0 to 01 or 10 causes the outputs to be terminated by
2.5 kΩ or 100 kΩ to ground respectively (see Table 1).
The bias generator, output amplifiers, resistor strings, and
other linear circuitry are all shut down in any of the power-
A1
0
0
1
1
A0
0
1
0
1
TABLE 1. Power-Down Modes
OP1
1
1
1
1
OP0
1
1
1
1
 Operating Mode
100 kΩ to GND
High-Z outputs
2.5 kΩ to GND
High-Z outputs
FIGURE 4. Input Register Contents
15
down modes. However, the contents of the DAC registers are
unaffected when in power-down. Each DAC register main-
tains its value prior to the ADC124S085 being powered down
unless it is changed during the write sequence which instruct-
ed it to recover from power down. Minimum power consump-
tion is achieved in the power-down mode with SYNC and
D
(Wake-Up Time) is typically t
and Timing Characteristics table.
2.0 Applications Information
2.1 USING REFERENCES AS POWER SUPPLIES
While the simplicity of the DAC124S085 implies ease of use,
it is important to recognize that the path from the reference
input (V
Supply Rejection Ratio (PSRR). Therefore, it is necessary to
provide a noise-free supply voltage to V
lize the full dynamic range of the DAC124S085, the supply
pin (V
same supply voltage. Since the DAC124S085 consumes very
little power, a reference source may be used as the reference
input and/or the supply voltage. The advantages of using a
reference source over a voltage regulator are accuracy and
stability. Some low noise regulators can also be used. Listed
below are a few reference and power supply options for the
DAC124S085.
2.1.1 LM4130
The LM4130, with its 0.05% accuracy over temperature, is a
good choice as a reference source for the DAC124S085. The
4.096V version is useful if a 0 to 4.095V output range is de-
sirable or acceptable. Bypassing the LM4130 VIN pin with a
0.1µF capacitor and the VOUT pin with a 2.2µF capacitor will
improve stability and reduce output noise. The LM4130
comes in a space-saving 5-pin SOT23.
IN
idled low and SCLK disabled. The time to exit power-down
A
) and V
REFIN
) to the VOUTs will have essentially zero Power
REFIN
can be connected together and share the
20173208
WU
, which is stated in the A.C.
REFIN
. In order to uti-
www.national.com

Related parts for DAC124S085CIMM