A3PE-BRD600-SKT Actel, A3PE-BRD600-SKT Datasheet - Page 57

no-image

A3PE-BRD600-SKT

Manufacturer Part Number
A3PE-BRD600-SKT
Description
MCU, MPU & DSP Development Tools ProASIC3/E Starter Kit
Manufacturer
Actel
Datasheet

Specifications of A3PE-BRD600-SKT

Processor To Be Evaluated
ProASIC3/E
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Step 6 – Perform Timing Simulation with Back-Annotated Timing
ProASIC3/E Starter Kit User’s Guide and Tutorial
14. From Designer, click Back-Annotate in the Design Flow window. This opens the Back-Annotate dialog box, shown
15. Accept the default settings and click OK. The Back-Annotate icon turns green.
16. Save and close Designer. From the File menu, click Exit. Click Yes to save the design before closing Designer.
After completing the place-and-route and back annotation of the design, perform a timing simulation with the
ModelSim HDL simulator.
To perform a timing simulation:
1.
2.
3.
in
Designer saves all the design information in an *.adb file.
The file Top.adb appears under the Designer Files of the File Manager. To reopen the file, right-click the file and
select Open in Designer.
Click the Simulation icon in the Libero IDE Design Flow window, or right-click the Top.vhd file in the Design
Hierarchy tab and select Run Post-Layout Simulation.
This launches the ModelSim Simulator that compiles the back annotated VHDL netlist file and testbench. Once
the compilation completes, the simulator runs for 1000 ns and a Wave window opens to display the simulation
results. From the ModelSim menu, select Simulate > Run > Run All to execute the full simulation time defined in
the testbench.
Scroll in the Wave window to verify that the counter works correctly. Use the zoom buttons to zoom in and out as
necessary.
Figure
7-36.
Figure 7-36. Back-Annotate Dialog Box
Step 6 – Perform Timing Simulation with Back-Annotated Timing
57

Related parts for A3PE-BRD600-SKT