AD9832BRUZ-REEL7 Analog Devices Inc, AD9832BRUZ-REEL7 Datasheet - Page 5

no-image

AD9832BRUZ-REEL7

Manufacturer Part Number
AD9832BRUZ-REEL7
Description
IC,Numeric-Controlled Oscillator,CMOS,TSSOP,16PIN,PLASTIC
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9832BRUZ-REEL7

Resolution (bits)
10 b
Master Fclk
25MHz
Tuning Word Width (bits)
32 b
Voltage - Supply
2.97 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-AD9832EBZ - BOARD EVAL FOR AD9832
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9832BRUZ-REEL7
Manufacturer:
KOA
Quantity:
400 000
TIMING CHARACTERISTICS
V
Table 2.
Parameter
t
t
t
t
t
t
t
t
t
t
t
t
1
Timing Diagrams
1
2
3
4
5
6
7
8
9
10
11
11A
See the
DD
1
= 3.3 V ± 10%, V
Pin Configuration and Function Descriptions
FSYNC
SDATA
SCLK
Limit at T
40
16
16
50
20
20
15
20
SCLK − 5
15
5
8
8
DD
= 5 V ± 10%, AGND = DGND = 0 V, unless otherwise noted.
MIN
to T
MAX
PSEL0, PSEL1
t
7
(B Version)
D15
FSELECT
MCLK
section.
D14
t
6
VALID DATA
t
5
Unit
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns min
ns max
ns min
ns min
ns min
ns min
MCLK
Figure 5. Control Timing
t
Figure 3. Master Clock
Figure 4. Serial Timing
4
Rev. B | Page 5 of 24
t
11
D2
t
2
VALID DATA
t
1
t
t
3
9
D1
t
10
Test Conditions/Comments
MCLK period
MCLK high duration
MCLK low duration
SCLK period
SCLK high duration
SCLK low duration
FSYNC to SCLK falling edge setup time
FSYNC to SCLK hold time
Data setup time
Data hold time
FSELECT, PSEL0, PSEL1 setup time before MCLK rising edge
FSELECT, PSEL0, PSEL1 setup time after MCLK rising edge
D0
t
t
8
11A
VALID DATA
D15
D14
AD9832

Related parts for AD9832BRUZ-REEL7