ML2021CP Fairchild Semiconductor, ML2021CP Datasheet - Page 9

Telecom Voice Conditioning ICs Phone Line Equalizer Group Delay Tuned

ML2021CP

Manufacturer Part Number
ML2021CP
Description
Telecom Voice Conditioning ICs Phone Line Equalizer Group Delay Tuned
Manufacturer
Fairchild Semiconductor
Datasheet

Specifications of ML2021CP

Mounting Style
Through Hole
Package / Case
DIP-16
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ML2021CP
Manufacturer:
FAR
Quantity:
5 510
Part Number:
ML2021CP
Manufacturer:
NEC
Quantity:
5 510
PRODUCT SPECIFICATION
high. The LATI pulse must occur when SCK is low. A new
data word can be loaded into the shift register without dis-
turbing the existing data word in the latch.
The parallel outputs of the latch control the filter response
curves. The order of the data word bits in the latch is shown
in Figure 7.
Note that bit 0 is the first bit of the data word clocked into the
shift register.
The device has the capability to read out the data word stored
in the latch. This is done by parallel loading the data from
the latch back into the shift register when the latch signal,
LATO, is high. The LATO pulse must occur when SCK is
low. Then, the data word can be shifted out of the register
REV. 1.1.1 3/19/01
LATO
LATO
SOD
SOD
SCK
SCK
LATI
LATI
SID
SID
NL/L
NL/L
13
S3
12
S2
11
BP
SLOPE
0
BP
S1
10
H0
1
0
H1
H0
S0
2
1
9
H2
H1
3
2
B3
8
H3
H2
3
4
BANDWIDTH
B2
Figure 6. Serial Timing
7
Figure 7. 14-Bit Latch
B0
H3
4
5
B1
6
B1
B0
b) READ
a) LOAD
6
5
B0
B2
5
B1
6
7
serially to the output, SOD, on falling edges of the shift
clock, SCK.
The loading and reading of the data word can be done con-
tinuously or in bursts. Since the shift register and latch cir-
cuitry inside the device is static, there are no minimum
frequency requirements on the clocks or data pulses. How-
ever, there is some coupling of the digital signals in the ana-
log section. If this coupling is undesirable, the data can be
clocked in bursts during non critical intervals, or the data rate
can be done at a frequency outside the analog frequency
range.
The clocks used to shift and latch data (SCK, LATI, LATO)
are not related internally to the master clock and can occur
asynchronous to CLK.
B3
B2
H3
8
7
4
S0
B3
9
8
H2
3
HEIGHT
S0
S1
10
9
H1
2
S2
S1
11
10
H0
1
S2
S3
12
11
BYPASS
NL/L
BP
0
12
13
S3
NL/L
13
FUNCTION
BIT NUMBER
ML2021
9

Related parts for ML2021CP