IRFIBC40G Vishay, IRFIBC40G Datasheet
IRFIBC40G
Specifications of IRFIBC40G
Available stocks
Related parts for IRFIBC40G
IRFIBC40G Summary of contents
Page 1
... TO-220 FULLPAK IRFIBC40GPbF SiHFIBC40G-E3 IRFIBC40G SiHFIBC40G = 25 °C, unless otherwise noted ° 100 ° °C C for screw = 25 Ω 3.5 A (see fig. 12 ≤ 150 °C. J IRFIBC40G, SiHFIBC40G Vishay Siliconix ( RMS device design, low on-resistance SYMBOL LIMIT V 600 DS V ± 3 2 0.32 E 500 ...
Page 2
... IRFIBC40G, SiHFIBC40G Vishay Siliconix THERMAL RESISTANCE RATINGS PARAMETER Maximum Junction-to-Ambient Maximum Junction-to-Case (Drain) SPECIFICATIONS °C, unless otherwise noted J PARAMETER Static Drain-Source Breakdown Voltage V Temperature Coefficient DS Gate-Source Threshold Voltage Gate-Source Leakage Zero Gate Voltage Drain Current Drain-Source On-State Resistance Forward Transconductance Dynamic ...
Page 3
... TYPICAL CHARACTERISTICS 25 °C, unless otherwise noted Fig Typical Output Characteristics, T Fig Typical Output Characteristics, T Document Number: 91182 S-81273-Rev. A, 16-Jun-08 IRFIBC40G, SiHFIBC40G = 25 °C Fig Typical Transfer Characteristics C = 150 °C Fig Normalized On-Resistance vs. Temperature C Vishay Siliconix www.vishay.com 3 ...
Page 4
... IRFIBC40G, SiHFIBC40G Vishay Siliconix Fig Typical Capacitance vs. Drain-to-Source Voltage Fig Typical Gate Charge vs. Gate-to-Source Voltage www.vishay.com 4 Fig Typical Source-Drain Diode Forward Voltage Fig Maximum Safe Operating Area Document Number: 91182 S-81273-Rev. A, 16-Jun-08 ...
Page 5
... V DS Vary t to obtain p required I AS D.U 0.01 Ω Fig. 12a - Unclamped Inductive Test Circuit Document Number: 91182 S-81273-Rev. A, 16-Jun-08 IRFIBC40G, SiHFIBC40G Pulse width ≤ 1 µs Duty factor ≤ 0.1 % Fig. 10a - Switching Time Test Circuit Fig. 10b - Switching Time Waveforms + ...
Page 6
... IRFIBC40G, SiHFIBC40G Vishay Siliconix Charge Fig. 13a - Basic Gate Charge Waveform www.vishay.com 6 Fig. 12c - Maximum Avalanche Energy vs. Drain Current Current regulator Same type as D.U.T. 50 kΩ 0.2 µ 0.3 µ D.U. Current sampling resistors Fig. 13b - Gate Charge Test Circuit Document Number: 91182 ...
Page 7
... SD • D.U.T. - device under test P.W. Period D = Period P.W. waveform SD Body diode forward current dI/dt waveform DS Diode recovery dV/dt Body diode forward drop Ripple ≤ for logic level devices Fig For N-Channel IRFIBC40G, SiHFIBC40G Vishay Siliconix + + www.vishay.com 7 ...
Page 8
... Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay’ ...