XC2VP7-5FFG672C Xilinx Inc, XC2VP7-5FFG672C Datasheet - Page 84

FPGA Virtex-II Pro™ Family 11088 Cells 1050MHz 0.13um/90nm (CMOS) Technology 1.5V 672-Pin FCBGA

XC2VP7-5FFG672C

Manufacturer Part Number
XC2VP7-5FFG672C
Description
FPGA Virtex-II Pro™ Family 11088 Cells 1050MHz 0.13um/90nm (CMOS) Technology 1.5V 672-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-II Pror
Datasheet

Specifications of XC2VP7-5FFG672C

Package
672FCBGA
Family Name
Virtex-II Pro™
Device Logic Units
11088
Number Of Registers
9856
Maximum Internal Frequency
1050 MHz
Typical Operating Supply Voltage
1.5 V
Maximum Number Of User I/os
396
Ram Bits
811008
Number Of Logic Elements/cells
11088
Number Of Labs/clbs
1232
Total Ram Bits
811008
Number Of I /o
396
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
122-1370

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC2VP7-5FFG672C
Manufacturer:
XILINX
Quantity:
745
Part Number:
XC2VP7-5FFG672C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC2VP7-5FFG672C
Manufacturer:
XILINX
0
Part Number:
XC2VP7-5FFG672C
Manufacturer:
XILINX
0
Part Number:
XC2VP7-5FFG672C
Quantity:
2 208
Table 19: Processor Block JTAG Switching Characteristics
Table 20: PowerPC 405 Data-Side On-Chip Memory Switching Characteristics
Table 21: PowerPC 405 Instruction-Side On-Chip Memory Switching Characteristics
DS083 (v4.7) November 5, 2007
Product Specification
Setup and Hold Relative to Clock (JTAGC405TCK)
Clock to Out
Setup and Hold Relative to Clock
(BRAMDSOCMCLK)
Clock to Out
Setup and Hold Relative to Clock (BRAMISOCMCLK)
Clock to Out
JTAG control inputs
JTAG reset input
JTAG control outputs
Data-Side On-Chip Memory data bus inputs
Data-Side On-Chip Memory control outputs
Data-Side On-Chip Memory address bus outputs
Data-Side On-Chip Memory data bus outputs
Instruction-Side On-Chip Memory data bus inputs
Instruction-Side On-Chip Memory control outputs
Instruction-Side On-Chip Memory address bus outputs
Instruction-Side On-Chip Memory data bus outputs
R
Description
Description
Description
Virtex-II Pro and Virtex-II Pro X Platform FPGAs: DC and Switching Characteristics
www.xilinx.com
T
T
T
T
T
T
T
T
T
T
T
PCCK
T
PCKC
PCKCO
PCKDO
T
PCKAO
T
PDCK
PCKCO
PCKDO
PCKAO
T
PCKD
PDCK
PCKD
PCKCO
PCCK
PCKC
Symbol
Symbol
Symbol
_JTAGRST/
_JTAGRST
_DSOCM/
_DSOCM
_ISOCM/
_ISOCM
_DSOCM
_DSOCM
_DSOCM
_JTAG/
_ISOCM
_ISOCM
_ISOCM
_JTAG
_JTAG
0.80/ 0.70
0.80/ 0.70
0.73/ 0.83
0.81/ 0.68
1.34
1.58
1.46
0.90
1.33
1.52
1.35
-7
-7
-7
Speed Grade
Speed Grade
Speed Grade
0.80/ 0.70
0.80/ 0.70
0.84/ 0.95
0.93/ 0.78
1.54
1.82
1.68
1.03
1.53
1.75
1.55
-6
-6
-6
0.88/ 0.77
0.88/ 0.77
0.92/ 1.05
1.02/ 0.86
1.69
1.99
1.84
1.13
1.68
1.92
1.70
-5
-5
-5
Module 3 of 4
ns, max
ns, max
ns, max
ns, max
ns, max
ns, max
ns, max
ns, min
ns, min
ns, min
ns, min
Units
Units
Units
13

Related parts for XC2VP7-5FFG672C