XC5VLX50T-2FFG665C Xilinx Inc, XC5VLX50T-2FFG665C Datasheet - Page 25

FPGA Virtex®-5 Family 46080 Cells 65nm (CMOS) Technology 1V 665-Pin FCBGA

XC5VLX50T-2FFG665C

Manufacturer Part Number
XC5VLX50T-2FFG665C
Description
FPGA Virtex®-5 Family 46080 Cells 65nm (CMOS) Technology 1V 665-Pin FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX50T-2FFG665C

Package
665FCBGA
Family Name
Virtex®-5
Device Logic Units
46080
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
360
Ram Bits
2211840
Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Total Ram Bits
2211840
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
665-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50T-2FFG665C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-2FFG665C
Manufacturer:
XILINX
0
Part Number:
XC5VLX50T-2FFG665C
Quantity:
1 782
Table 47: GTX_DUAL Tile Receiver Switching Characteristics (Cont’d)
CRC Block Switching Characteristics
Table 48: CRC Block Switching Characteristics
Ethernet MAC Switching Characteristics
Consult UG194: Virtex-5 FPGA Tri-mode Ethernet Media Access Controller User Guide for further information.
Table 49: Maximum Ethernet MAC Performance
Endpoint Block for PCI Express Designs Switching Characteristics
Consult UG197: Virtex-5 FPGA Integrated Endpoint Block for PCI Express Designs User Guide for further information.
Table 50: Maximum Performance for PCI Express Designs
DS202 (v5.3) May 5, 2010
Product Specification
Notes:
1.
2.
3.
4.
5.
6.
7.
SJ Jitter Tolerance with Stressed Eye
F
F
F
F
F
CRC
TEMACCLIENT
TEMACPHY
PCIECORE
PCIEUSER
Symbol
Symbol
Symbol
Using PLL_RXDIVSEL_OUT = 1, 2, and 4.
Indicates the maximum offset between the receiver reference clock and the serial data. For example, a reference clock with ±100 ppm
resolution results in a maximum offset of 200 ppm between the reference clock and the serial data.
All jitter values are based on a Bit Error Ratio of 1e
Using 80 MHz sinusoidal jitter only in the absence of deterministic and random jitter.
PLL frequency at 1.6 GHz and OUTDIV = 1.
GREFCLK can be used for serial data rates up to 1.0 Gb/s, but performance is not guaranteed.
Composite jitter with RX equalizer enabled. DFE disabled.
JT_SJSE
JT_TJSE
JT_SJ
JT_SJ
Symbol
750
150
4.25
4.25
Client interface maximum frequency
Physical interface maximum frequency
Core clock maximum frequency
User clock maximum frequency
CRCCLK maximum frequency
Sinusoidal Jitter
Sinusoidal Jitter
Total Jitter with Stressed
Eye
Sinusoidal Jitter with
Stressed Eye
(7)
Description
(7)
(3)
(4)(6)
(4)(6)
Description
Description
–12
Description
.
750 Mb/s
150 Mb/s
4.25 Gb/s
4.25 Gb/s
www.xilinx.com
10 Mb/s – 8-bit width
100 Mb/s – 8-bit width
1000 Mb/s – 8-bit width
2000 Mb/s – 16-bit width
100 Mb/s – 4-bit width
1000 Mb/s – 8-bit width
2000 Mb/s – 8-bit width
10 Mb/s – 4-bit width
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
Conditions
1.25
12.5
325
250
250
125
125
125
250
2.5
25
-3
-3
-3
0.57
0.57
0.69
Min
0.1
Speed Grade
Speed Grade
Speed Grade
1.25
12.5
250
250
325
125
125
125
250
Typ
2.5
25
-2
-2
-2
Max
1.25
12.5
250
250
270
125
125
125
250
2.5
25
-1
-1
-1
Units
Units
Units
Units
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
MHz
UI
UI
UI
UI
25

Related parts for XC5VLX50T-2FFG665C