ISP1760ET,557 NXP Semiconductors, ISP1760ET,557 Datasheet - Page 107

no-image

ISP1760ET,557

Manufacturer Part Number
ISP1760ET,557
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of ISP1760ET,557

Package Type
TFBGA
Pin Count
128
Lead Free Status / RoHS Status
Compliant
NXP Semiconductors
23. Tables
Table 1.
Table 2.
Table 3.
Table 4.
Table 5.
Table 6.
Table 7.
Table 8.
Table 9.
Table 10. HCIVERSION - Host Controller Interface
Table 11. HCSPARAMS - Host Controller Structural
Table 12. HCSPARAMS - Host Controller Structural
Table 13. HCCPARAMS - Host Controller Capability
Table 14. HCCPARAMS - Host Controller Capability
Table 15. USBCMD - USB Command register
Table 16. USBCMD - USB Command register
Table 17. USBSTS - USB Status register
Table 18. USBSTS - USB Status register
Table 19. FRINDEX - Frame Index register
Table 20. FRINDEX - Frame Index register
Table 21. CONFIGFLAG - Configure Flag register
Table 22. CONFIGFLAG - Configure Flag register
Table 23. PORTSC1 - Port Status and Control 1
Table 24. PORTSC1 - Port Status and Control 1
Table 25. ISO PTD Done Map register
Table 26. ISO PTD Skip Map register
Table 27. ISO PTD Last PTD register
Table 28. INT PTD Done Map register
Table 29. INT PTD Skip Map register
ISP1760_4
Product data sheet
Ordering information . . . . . . . . . . . . . . . . . . . . .3
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . .6
Port connection scenarios . . . . . . . . . . . . . . . .15
Memory address . . . . . . . . . . . . . . . . . . . . . . .17
Using the IRQ Mask AND or IRQ Mask OR
registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .23
Hybrid mode . . . . . . . . . . . . . . . . . . . . . . . . . .27
Pin status in hybrid mode . . . . . . . . . . . . . . . .27
Register overview . . . . . . . . . . . . . . . . . . . . . .29
CAPLENGTH - Capability Length register
(address 0000h) bit description . . . . . . . . . . . .30
Version Number register (address 0002h)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .30
Parameters register (address 0004h) bit
allocation . . . . . . . . . . . . . . . . . . . . . . . . . . . . .30
Parameters register (address 0004h) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . .31
Parameters register (address 0008h) bit
allocation . . . . . . . . . . . . . . . . . . . . . . . . . . . . .31
Parameters register (address 0008h) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . .32
(address 0020h) bit allocation . . . . . . . . . . . . .33
(address 0020h) bit description . . . . . . . . . . . .33
(address 0024h) bit allocation . . . . . . . . . . . . .33
(address 0024h) bit description . . . . . . . . . . . .34
(address: 002Ch) bit allocation . . . . . . . . . . . .34
(address: 002Ch) bit description . . . . . . . . . . .35
(address 0060h) bit allocation . . . . . . . . . . . . .35
(address 0060h) bit description . . . . . . . . . . . .36
register (address 0064h) bit allocation . . . . . . .36
register (address 0064h) bit description . . . . .37
(address 0130h) bit description . . . . . . . . . . . .37
(address 0134h) bit description . . . . . . . . . . . .38
(address 0138h) bit description . . . . . . . . . . . .38
(address 0140h) bit description . . . . . . . . . . . .38
(address 0144h) bit description . . . . . . . . . . . .38
Rev. 04 — 4 February 2008
Table 30. INT PTD Last PTD register
Table 31. ATL PTD Done Map register
Table 32. ATL PTD Skip Map register
Table 33. ATL PTD Last PTD register
Table 34. HW Mode Control - Hardware Mode
Table 35. HW Mode Control - Hardware Mode
Table 36. Chip ID - Chip Identifier register
Table 37. Scratch register (address 0308h) bit
Table 38. SW Reset - Software Reset register
Table 39. SW Reset - Software Reset register
Table 40. DMA Configuration register
Table 41. DMA Configuration register
Table 42. Buffer Status register (address 0334h)
Table 43. Buffer Status register (address 0334h)
Table 44. ATL Done Timeout register (address 0338h)
Table 45. Memory register (address 033Ch) bit
Table 46. Memory register (address 033Ch) bit
Table 47. Edge Interrupt Count register
Table 48. Edge Interrupt Count register
Table 49. DMA Start Address register
Table 50. DMA Start Address register
Table 51. Power Down Control register
Table 52. Power Down Control register
Table 53. Port 1 Control register (address 0374h)
Table 54. Port 1 Control register (address 0374h)
Table 55. Interrupt register (address 0310h)
Table 56. Interrupt register (address 0310h)
(address 0148h) bit description . . . . . . . . . . . . 39
(address 0150h) bit description . . . . . . . . . . . . 39
(address 0154h) bit description . . . . . . . . . . . . 39
(address 0158h) bit description . . . . . . . . . . . . 40
Control register (address 0300h)
bit allocation . . . . . . . . . . . . . . . . . . . . . . . . . . 40
Control register (address 0300h) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41
(address 0304h) bit description . . . . . . . . . . . . 42
description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42
(address 030Ch) bit allocation . . . . . . . . . . . . 42
(address 030Ch) bit description . . . . . . . . . . . 43
(address 0330h) bit allocation . . . . . . . . . . . . . 43
(address 0330h) bit description . . . . . . . . . . . . 44
bit allocation . . . . . . . . . . . . . . . . . . . . . . . . . . 44
bit description . . . . . . . . . . . . . . . . . . . . . . . . . 45
bit description . . . . . . . . . . . . . . . . . . . . . . . . . 45
allocation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46
description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46
(address 0340h) bit allocation . . . . . . . . . . . . . 46
(address 0340h) bit description . . . . . . . . . . . . 47
(address 0344h) bit allocation . . . . . . . . . . . . . 47
(address 0344h) bit description . . . . . . . . . . . . 48
(address 0354h) bit allocation . . . . . . . . . . . . . 48
(address 0354h) bit description . . . . . . . . . . . . 49
bit allocation . . . . . . . . . . . . . . . . . . . . . . . . . . 50
bit description . . . . . . . . . . . . . . . . . . . . . . . . . 51
bit allocation . . . . . . . . . . . . . . . . . . . . . . . . . . 51
bit description . . . . . . . . . . . . . . . . . . . . . . . . . 52
Embedded Hi-Speed USB host controller
© NXP B.V. 2008. All rights reserved.
ISP1760
106 of 110

Related parts for ISP1760ET,557