NQ5000P S L9TN Intel, NQ5000P S L9TN Datasheet - Page 236

no-image

NQ5000P S L9TN

Manufacturer Part Number
NQ5000P S L9TN
Description
Manufacturer
Intel
Datasheet

Specifications of NQ5000P S L9TN

Mounting
Surface Mount
Lead Free Status / RoHS Status
Not Compliant
236
Device:
Function: 0
Offset:
21:12
11:8
7:6
Bit
24
23
22
5
4
3
2
RWCST
RWCST
RWST
ROST
Attr
RW
RW
RW
RW
RW
RW
22
280h, 180h
Default
000h
00h
1
0
0
0
1
1
0
0
RXAUTOINVSWPEN: Auto-inversion sweep enable
This bit enable the inversion shift register to continuously rotate the pattern in
the FIBRXSHFT register. This register enables the inversion pattern to the lane at
the bit position indicated by a logic 1.
0: Disable Auto-inversion
1: Enable Auto-inversion
Intel 5000P Chipset MCHMAP: Southbound to northbound mapping for
loopback testing
This bit indicates which set of lanes are replicated onto the northbound lanes.
0: Lower SB lanes
1: Upper SB lanes
CMMSTR: Compliance Measurement Mode
This bit forces the component into link reset then transmits the default IBIST
pattern set of a fixed binary “1100” pattern continuously (depending on
implementation) on all Tx lanes until this bit is cleared. If the IBIST engine is
used for CMM then the standard initialization sequence is follow with TS0, TS1
training set prior to entry into IBIST.
0: Disable CMM
1: Enable CMM. This feature requires the IBIST start bit to be set before the
mode is enabled.
ERRCNT: Error Counter [9:0]
Total number of errors encountered in this port. Errors are accumulated per lane.
If several errors occurred in one phit time then a binary encoded value of the
number of errors is added to the error count.
ERRLNNUM: Error Lane Number [3:0]
This points to the first lane that encountered an error. If more than one lane
reports an error in a cycle, the most significant lane number that reported the
error will be logged.
ERRSTAT: Port Error Status [1:0]
When IBIST is started, status goes to 01 until first start delimiter is received and
then goes to 00 until the end or to10/11 as appropriate.
00: No error.
01: Did not receive first start delimiter.
10: Transmission error (first error).
11: Reserved.
AUTOINVSWPEN: Auto-inversion sweep enable
This bit enable the inversion shift register to continuously rotate the pattern in
the FIBTXSHFT and FIBRXSHFT registers. These registers enable the inversion
pattern to the lane at the bit position indicated by a logic 1.
0: Disable Auto-inversion
1: Enable Auto-inversion
STOPONERR: Stop IBIST on Error
0: Do not stop on error, only update error counter
1: Stop on error
LOOPCON: Loop forever
0: No looping
1: Loop forever
IBDONE: IBIST done flag
0: Not done
1: Done
Intel® 5000P/5000V/5000Z Chipset Memory Controller Hub (MCH) Datasheet
Description
Register Description

Related parts for NQ5000P S L9TN