NQ5000P S L9TN Intel, NQ5000P S L9TN Datasheet - Page 306

no-image

NQ5000P S L9TN

Manufacturer Part Number
NQ5000P S L9TN
Description
Manufacturer
Intel
Datasheet

Specifications of NQ5000P S L9TN

Mounting
Surface Mount
Lead Free Status / RoHS Status
Not Compliant
5.2.3.3
5.2.3.4
306
When operating in mirrored mode FB-DIMM Branch 0 (Channels 0/1) and Branch 1
(Channels 2/3) contain replicate copies of data (are mirrored images). Since Branch 1
contains a replicate copy of Branch 0’s data, the maximum addressable memory is
reduced to 32 GB.
Mirrored mode must be selected at configuration time by enabling mirrored operation.
The general flows for mirroring are as follows:
Mirrored Mode ECC
When operating in non-mirrored mode the MCH operates the two branches in lock step
(one branch mirroring the contents of the other). In mirrored mode the maximum
address space is reduced to 32GB because the two channels are mirroring each other.
When operating in mirrored mode both channels on a branch are operated in lock step,
referred to as dual-channel mode.
ECC is calculated using the dual-channel method defined in
Memory Sparing
At configuration time, a DIMM rank is set aside to replace a defective DIMM rank. When
the error rate for a failing DIMM rank reaches a pre-determined threshold, the
SPCPS.LBTHRconfiguration bit will issue an interrupt and initiate a spare copy. While
the copy engine is automatically reading locations from the failing DIMM rank and
writing them to the spare (see
Status & Spare Copy Control”, system reads will be serviced from the failing DIMM
rank, and system writes will be written to both the failing DIMM rank and the spare
DIMM rank. At the completion of the copy, the failing DIMM rank is disabled and the
“spared” DIMM rank will be used in its place. The MCH will change the rank numbers in
the DMIRs from the failing rank to the spare rank. DMIR.LIMIT’s are not updated.
This mechanism requires no software support once it has been enabled by designating
the spare rank through the SPCPC.SPRANK configuration register field and enabling
sparing by setting the SPCPC.SPAREN configuration bit. Hardware will detect the
threshold-initiated fail, accomplish the copy, and off-line the “failed” DIMM rank once
• The same Write (in the non-failed case) is issued to both branches in the same
• Different Reads (in the non-failed case) are issued to each branch in the same
• Corrected data will be forwarded to the requester.
• Uncorrectable errors will be retried from the other image. If the other image is off-
• Software can temporarily degrade operation to one memory branch and then
• To recover from a failed DIMM:
cycle (which is complete when both branches acknowledge).
cycle. Read returns from Branch 1 are delayed two cycles from read returns from
Branch 0.
line, uncorrectable errors will be retried from the same image.
resume operation with both memory branches.
— DIMM failure is detected
— The defective branch is shut down
— The system is gracefully shut down by operator and the defective DIMM is
— The system is repowered up
— Normal processing is restored
replaced
Intel® 5000P/5000V/5000Z Chipset Memory Controller Hub (MCH) Datasheet
Section 3.9.23.4
and
Section
Section 5.2.3.1.1.
3.9.23.5, “Spare Copy
Functional Description

Related parts for NQ5000P S L9TN