NQ5000P S L9TN Intel, NQ5000P S L9TN Datasheet - Page 405

no-image

NQ5000P S L9TN

Manufacturer Part Number
NQ5000P S L9TN
Description
Manufacturer
Intel
Datasheet

Specifications of NQ5000P S L9TN

Mounting
Surface Mount
Lead Free Status / RoHS Status
Not Compliant
Testability
Figure 8-3.
Figure 8-4.
Intel® 5000P/5000V/5000Z Chipset Memory Controller Hub (MCH) Datasheet
TAP Instruction Register
Figure 8-4
IR and Update-IR states. Shaded areas indicate the bits that are updated. In
Capture-IR, the shift register portion of the instruction register is loaded in parallel with
the fixed value “0000001”. In Shift-IR, the shift register portion of the instruction
register forms a serial data path between TDI and TDO. In Update-IR, the shift register
contents are latched in parallel into the actual instruction register. Note that the only
time the outputs of the actual instruction register change is during Update-IR.
Therefore, a new instruction shifted into the TAP does not take effect until the Update-
IR state is visited.
TAP Instruction Register Operation
Figure 8-5
1111111b) into the TAP instruction register. Vertical arrows on the figure show the
specific clock edges on which the Capture-IR, Shift-IR and Update-IR actions actually
take place. Capture-IR (which preloads the instruction register with 0000001b) and
Shift-IR operate on rising edges of TCK, and Update- IR (which updates the actual
instruction register) takes place on the falling edge of TCK.
shows the operation of the instruction register during the Capture-IR, Shift-
illustrates the timing when loading the BYPASS instruction (opcode
409

Related parts for NQ5000P S L9TN