STM32F207VET6 STMicroelectronics, STM32F207VET6 Datasheet - Page 100

no-image

STM32F207VET6

Manufacturer Part Number
STM32F207VET6
Description
MCU ARM 512KB FLASH 100LQFP
Manufacturer
STMicroelectronics
Series
STM32r
Datasheet

Specifications of STM32F207VET6

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
120MHz
Connectivity
CAN, Ethernet, I²C, IrDA, LIN, MMC, SPI, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, I²S, LCD, POR, PWM, WDT
Number Of I /o
82
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Eeprom Size
-
Ram Size
132K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 16x12b; D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LFQFP
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
497-11171

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32F207VET6
Manufacturer:
ST
Quantity:
6 000
Part Number:
STM32F207VET6
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
STM32F207VET6
Manufacturer:
ST
Quantity:
256
Part Number:
STM32F207VET6
Manufacturer:
ST
Quantity:
20 000
Part Number:
STM32F207VET6
0
Part Number:
STM32F207VET6TR
Manufacturer:
FUJITSU
Quantity:
101
Electrical characteristics
100/163
I
Unless otherwise specified, the parameters given in
are derived from tests performed under the ambient temperature, f
supply voltage conditions summarized in
Refer to
function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I
Table 49.
1. Remapped SPI1 characteristics to be determined.
2. TBD stands for “to be defined”.
3. Based on characterization, not tested in production.
4. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate
5. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put
2
DuCy(SCK)
t
t
t
dis(SO)
t
S - SPI interface characteristics
t
t
t
w(SCLH)
v(SO)
t
w(SCLL)
a(SO)
v(MO)
1/t
su(NSS)
t
Symbol
t
h(NSS)
t
t
t
su(MI)
t
h(MO)
the data.
the data in Hi-Z
su(SI)
h(MI)
h(SO)
t
t
h(SI)
r(SCL)
f
f(SCL)
c(SCK)
SCK
(3)(4)
(3)(1)
(3)(1)
(3)
(3)(5)
(3)
(3)
(3)
(3)
(3)
(3)
Section 5.3.16: I/O port characteristics
(3)
(3)
(3)
SPI characteristics
SPI clock frequency
SPI clock rise and fall
time
SPI slave input clock
duty cycle
NSS setup time
NSS hold time
SCK high and low time
Data input setup time
Data input hold time
Data output access
time
Data output disable
time
Data output valid time Slave mode (after enable edge)
Data output valid time Master mode (after enable edge)
Data output hold time
Parameter
Doc ID 15818 Rev 6
(1)(2)
Master mode
Slave mode
Capacitive load: C = 30 pF
Slave mode
Slave mode
Slave mode
Master mode, f
presc = 4
Master mode
Slave mode
Master mode
Slave mode
Slave mode, f
Slave mode
Slave mode (after enable edge)
Master mode (after enable edge)
Table
Conditions
10.
for more details on the input/output alternate
PCLK
PCLK
= 20 MHz
Table 49
= 30 MHz,
STM32F205xx, STM32F207xx
for SPI or in
PCLKx
4 t
2 t
TBD
Min
30
PCLK
PCLK
15
5
5
5
4
2
2
-
-
-
-
-
0
frequency and V
Table 50
3 t
TBD
Max
30
70
10
25
2
PCLK
30
-
-
-
8
-
-
-
-
5
-
S).
for I
MHz
Unit
ns
ns
%
2
S
DD

Related parts for STM32F207VET6