MK2058-01SILF IDT, Integrated Device Technology Inc, MK2058-01SILF Datasheet - Page 6

no-image

MK2058-01SILF

Manufacturer Part Number
MK2058-01SILF
Description
IC VCXO CLK JITTER ATTEN 20-SOIC
Manufacturer
IDT, Integrated Device Technology Inc
Type
Clock Jitter Attenuatorr
Datasheet

Specifications of MK2058-01SILF

Pll
Yes
Input
LVCMOS
Output
LVCMOS
Number Of Circuits
1
Ratio - Input:output
2:1
Differential - Input:output
No/No
Frequency - Max
27MHz
Divider/multiplier
No/Yes
Voltage - Supply
3.15 V ~ 3.45 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-SOIC
Frequency-max
27MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK2058-01SILFTR
Manufacturer:
IDT Integrated Device Technolo
Quantity:
135
board to match the nominally required crystal load
capacitance. Because load capacitance can only be
increased in this trimming process, it is important to keep
stray capacitance to a minimum by using very short PCB
traces (and no via’s) been the crystal and device.
In most cases the load capacitors will not be required. They
should not be stuffed on the prototype evaluation board as
the indiscriminate use of these trim capacitors will typically
cause more crystal centering error than their absence. If the
need for the load capacitors is later determined, the values
will fall within the 1-4 pf range. The need for, and value of,
these trim capacitors can only be determined at prototype
evaluation. Please refer to MAN05 for the procedure to
determine the component values.
PCB Layout Recommendations
For optimum device performance and lowest output phase
noise, the following guidelines should be observed. Please
also refer to the Recommended PCB Layout drawing on
page 7.
1) Each 0.01µF decoupling capacitor should be mounted on
the component side of the board as close to the VDD pin as
possible. No vias should be used between decoupling
capacitor and VDD pin. The PCB trace to VDD pin should
be kept as short as possible, as should the PCB trace to the
ground via. Distance of the ferrite bead and bulk decoupling
from the device is less critical.
2) The loop filter components must also be placed close to
the CHGP and VIN pins. C
Coupling of noise from other system signal traces should be
minimized by keeping traces short and away from active
signal traces. Use of vias should be avoided.
3) The external crystal should be mounted just next to the
device with short traces. The X1 and X2 traces should not
be routed next to each other with minimum spaces, instead
they should be separated and away from other traces.
4) To minimize EMI, the 33 series termination resistor (if
needed) should be placed close to the clock output.
5) An optimum layout is one with all components on the
same side of the board, minimizing vias through other signal
layers (the ferrite bead and bulk decoupling capacitor can be
mounted on the back). Other signal traces should be routed
away from the MK2058-01. This includes signal traces just
underneath the device, or on layers adjacent to the ground
IDT™ COMMUNICATIONS CLOCK JITTER ATTENUATOR
MK2058-01
COMMUNICATIONS CLOCK JITTER ATTENUATOR
P
should be closest to the device.
6
plane layer used by the device.
The IDT Applications Note MAN05 may also be referenced
for additional suggestions on layout of the crystal section.
VCXO AND SYNTHESIZER
MK2058-01
REV G 051310

Related parts for MK2058-01SILF