MAX1274BETC+ Maxim Integrated Products, MAX1274BETC+ Datasheet - Page 14

IC ADC 12BIT 1.8MSPS 12-TQFN

MAX1274BETC+

Manufacturer Part Number
MAX1274BETC+
Description
IC ADC 12BIT 1.8MSPS 12-TQFN
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX1274BETC+

Number Of Bits
12
Sampling Rate (per Second)
1.8M
Data Interface
MICROWIRE™, QSPI™, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
45mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
12-WQFN Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
frame sync (TXM = 1), CLKX driven by an on-chip clock
source (MCM = 1), burst mode (FSM = 1), and 16-bit
word length (FO = 0).
This setup allows continuous conversions provided that
the data transmit register (DXR) and the data-receive
register (DRR) are serviced before the next conversion.
Alternatively, autobuffering can be enabled when using
the buffered serial port to execute conversions and
read the data without CPU intervention. Connect the V
pin to the TMS320C54_ supply voltage when the
MAX1274/MAX1275 are operating with an analog sup-
ply voltage higher than the DSP supply voltage. The
1.8Msps, Single-Supply, Low-Power,
True-Differential, 12-Bit ADCs
Figure 12. SPI/MICROWIRE Serial-Interface Timing—Single Conversion (CPOL = CPHA = 0), (CPOL = CPHA = 1)
Figure 13. SPI/MICROWIRE Serial-Interface Timing—Continuous Conversion (CPOL = CPHA = 0), (CPOL = CPHA = 1)
Figure 14. QSPI Serial-Interface Timing—Single Conversion (CPOL = 1, CPHA = 1)
14
CNVST
DOUT
SCLK
CNVST
______________________________________________________________________________________
DOUT
SCLK
HIGH-Z
CNVST
DOUT
SCLK
1
HIGH-Z
1
0
0
2
0
D11
D11
D10
D11
D10
D10
D9
D9
D9
D8
D8
D8
8
L
D7
D7
D7
word length can be set to 8 bits with FO = 1 to imple-
ment the power-down modes. The CNVST pin must idle
high to remain in either power-down state.
Another method of connecting the MAX1274/MAX1275
to the TMS320C54_ is to generate the clock signals
external to either device. This connection is shown in
Figure 16, where serial clock (CLOCK) drives the
CLKR, and SCLK and the convert signal (CONVERT)
drive the FSR and CNVST.
The serial port must be set up to accept an external
receive-clock and external receive-frame sync.
D6
9
D6
D6
D5
D5
D5
D4
D4
D3
D4
D2
D3
D3
D1
D2
D2
D0
14
16
D1
D1
HIGH-Z
D0
D0
16
16
0
HIGH-Z
1
0

Related parts for MAX1274BETC+