AD5330BRUZ Analog Devices Inc, AD5330BRUZ Datasheet - Page 17

IC DAC 8BIT SNGL VOUT 20-TSSOP

AD5330BRUZ

Manufacturer Part Number
AD5330BRUZ
Description
IC DAC 8BIT SNGL VOUT 20-TSSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD5330BRUZ

Data Interface
Parallel
Settling Time
6µs
Number Of Bits
8
Number Of Converters
1
Voltage Supply Source
Single Supply
Power Dissipation (max)
1.25mW
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
20-TSSOP
Resolution (bits)
8bit
Sampling Rate
167kSPS
Input Channel Type
Parallel
Supply Voltage Range - Analog
2.5V To 5.5V
Supply Current
140µA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5330BRUZ
Manufacturer:
VK
Quantity:
3 200
Part Number:
AD5330BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5330BRUZ-REEL7
Manufacturer:
ATMEL
Quantity:
2 804
Part Number:
AD5330BRUZ-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD5330BRUZREEL7
Manufacturer:
AD
Quantity:
6 968
THEORY OF OPERATION
The AD5330/AD5331/AD5340/AD5341 are single resistor-
string DACs fabricated on a CMOS process with resolutions
of 8, 10, and 12 bits, respectively. They are written to using a
parallel interface. They operate from single supplies of 2.5 V to
5.5 V and the output buffer amplifiers offer rail-to-rail output
swing. The AD5330, AD5340, and AD5341 have a reference
input that can be buffered to draw virtually no current from
the reference source. The reference input of the AD5331 is
unbuffered. The devices have a power-down feature that
reduces current consumption to only 80 nA @ 3 V.
DIGITAL-TO-ANALOG SECTION
The architecture of one DAC channel consists of a reference
buffer and a resistor-string DAC followed by an output buffer
amplifier. The voltage at the V
voltage for the DAC. Figure 36 shows a block diagram of the
DAC architecture. Because the input coding to the DAC is
straight binary, the ideal output voltage is given by
where:
D is the decimal equivalent of the binary code, which is loaded
to the DAC register:
N is the DAC resolution.
Gain is the output amplifier gain (1 or 2).
RESISTOR STRING
The resistor-string section is shown in Figure 37. It is simply a
string of resistors, each of value R. The digital code loaded to
the DAC register determines at what node on the string the
voltage is tapped off to be fed into the output amplifier. The
voltage is tapped off by closing one of the switches connecting
the string to the amplifier. Because it is a string of resistors, it is
guaranteed monotonic.
0 to 255 for AD5330 (8 Bits)
0 to 1023 for AD5331 (10 Bits)
0 to 4095 for AD5340/AD5341 (12 Bits)
REGISTER
V
INPUT
OUT
=
V
Figure 36. Single DAC Channel Architecture
REF
REGISTER
×
DAC
2
REFERENCE
D
N
BUFFER
×
Gain
RESISTOR
REF
STRING
V
pin provides the reference
REF
BUFFER AMPLIFIER
OUTPUT
GAIN
BUF
V
OUT
Rev. A | Page 17 of 28
DAC REFERENCE INPUT
There is a reference input pin for the DAC. The reference
input is buffered on the AD5330, AD5340, and AD5341 but
can be configured as unbuffered also. The reference input of
the AD5331 is unbuffered. The buffered/unbuffered option is
controlled by the BUF pin.
In buffered mode (BUF = 1), the current drawn from an
external reference voltage is virtually zero because the
impedance is at least 10 MΩ. The reference input range is
1 V to 5 V with a 5 V supply.
In unbuffered mode (BUF = 0), the user can have a reference
voltage as low as 0.25 V and as high as V
restriction due to headroom and footroom of the reference
amplifier. The impedance is still large at typically 180 kΩ for
0 V to V
an external buffered reference (for example, REF192), there is
no need to use the on-chip buffer.
OUTPUT AMPLIFIER
The output buffer amplifier is capable of generating output
voltages to within 1 mV of either rail. Its actual range depends
on V
If a gain of 1 is selected (GAIN = 0), the output range is 0.001 V
to V
If a gain of 2 is selected (GAIN = 1), the output range is 0.001 V
to 2 × V
output is limited to V
The output amplifier is capable of driving a load of 2 kΩ to
GND or 2 kΩ to V
to V
can be seen in Figure 24.
The slew rate is 0.7 V/μs with a half-scale settling time to
±0.5 LSB (at eight bits) of 6 μs with the output unloaded (see
Figure 29).
REF
DD
REF
. The source and sink capabilities of the output amplifier
.
, GAIN, the load on V
REF
REF
. However, because of clamping, the maximum
AD5330/AD5331/AD5340/AD5341
mode and 90 kΩ for 0 V to 2 × V
R
R
R
R
R
DD
DD
in parallel with 500 pF to GND or 500 pF
Figure 37. Resistor String
V
REF
– 0.001 V.
OUT
, and offset error.
TO OUTPUT
AMPLIFIER
DD
because there is no
REF
mode. If there is

Related parts for AD5330BRUZ