CS4382A-DQZ Cirrus Logic Inc, CS4382A-DQZ Datasheet - Page 26

no-image

CS4382A-DQZ

Manufacturer Part Number
CS4382A-DQZ
Description
IC DAC 8CH 114DB 192KHZ 48-LQFP
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS4382A-DQZ

Data Interface
Serial
Number Of Bits
24
Number Of Converters
8
Voltage Supply Source
Analog and Digital
Power Dissipation (max)
680mW
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
48-LQFP
Resolution (bits)
24bit
Sampling Rate
192kSPS
Input Channel Type
Serial
Supply Voltage Range - Analog
4.75V To 5.25V
Supply Current
84mA
Digital Ic Case Style
QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1524 - BOARD EVAL FOR CS4382A DAC
Settling Time
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS4382A-DQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Company:
Part Number:
CS4382A-DQZ
Quantity:
49
Part Number:
CS4382A-DQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
26
4.8
4.9
4.9.1
4.10
Direct Stream Digital (DSD) Mode
In Stand-alone Mode, DSD operation is selected by holding DSD_EN(LRCK) high and applying the DSD
data and clocks to the appropriate pins. The M[2:0] pins set the expected DSD rate and MCLK ratio.
In Control Port Mode, the FM bits set the device into DSD Mode (DSD_EN pin is not required to be held
high). The DIF register then controls the expected DSD rate and MCLK ratio.
During DSD operation, the PCM related pins should either be tied low or remain active with clocks (except
LRCK in Stand-alone Mode). When the DSD related pins are not being used, they should either be tied static
low or remain active with clocks (except M3 in Stand-alone Mode).
Grounding and Power Supply Arrangements
As with any high-resolution converter, the CS4382A requires careful attention to power supply and ground-
ing arrangements if its potential performance is to be realized. The Typical Connection Diagram shows the
recommended power arrangements, with VA, VD, VLC, and VLS connected to clean supplies. If the ground
planes are split between digital ground and analog ground, the GND pins of the CS4382A should be con-
nected to the analog ground plane.
All signals, especially clocks, should be kept away from the FILT+ and VQ pins in order to avoid unwanted
coupling into the DAC.
Analog Output and Filtering
The application note “Design Notes for a 2-pole Filter with Differential Input” discusses the second-order
Butterworth filter and differential-to-single-ended converter which was implemented on the CS4382A eval-
uation board, CDB4382A, as seen in
pensation for an external filter. Therefore, the DAC system phase and amplitude response will be dependent
on the external analog circuitry. The off-chip filter has been designed to attenuate the typical full-scale out-
put level to below 2 Vrms.
Figure 15
Capacitor Placement
Decoupling capacitors should be placed as close to the DAC as possible, with the low-value ceramic ca-
pacitor being the closest. To further minimize impedance, these capacitors should be located on the same
layer as the DAC. If desired, all supply pins with similar voltage ratings may be connected to the same
supply, but a decoupling capacitor should still be placed on each supply pin.
Notes: All decoupling capacitors should be referenced to analog ground.
The CDB4382A evaluation board demonstrates the optimum layout and power supply arrangements.
shows how the full-scale differential analog output level specification is derived.
Figure
16. The CS4382A does not include phase or amplitude com-
CS4382A
DS618F2

Related parts for CS4382A-DQZ