PRIXP425ABC 885156 Intel, PRIXP425ABC 885156 Datasheet - Page 79

no-image

PRIXP425ABC 885156

Manufacturer Part Number
PRIXP425ABC 885156
Description
Manufacturer
Intel
Datasheet

Specifications of PRIXP425ABC 885156

Lead Free Status / Rohs Status
Supplier Unconfirmed
Critical Routing Topologies—Intel
7.2.3
December 2007
Document Number: 252817-008US
Signal Loading
Shared PCI signals must be limited to one load on each of the PCI slots. Any violation of
expansion board or add-on device trace length or loading limits compromises system-
signal integrity.
The PCI Local Bus Specification, Rev. 2.2 allows a maximum PCI clock skew of 2 ns
between any two devices connected on the PCI bus. (The allowable clock skew for
66 MHz is 1 ns.)
To minimize skew on the primary PCI bus, place the IXP42X product line and IXC1100
control plane processors as close as possible to the PCI edge connector. Trace length
from the PCI edge connector to the processors’ PCI_CLK input must be as short as
physically possible — the maximum length being 2.5 inches.
For the secondary PCI bus, the allowable skew is 2 ns between any device on the
secondary PCI bus. (The allowable clock skew for 66 MHz is 1 ns.) Keep these
secondary clock routes between 1.0 to 8.0 inches to provide a skew of less than 1 ns.
®
IXP42X product line and IXC1100 control plane processors
Intel
®
IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor
§ §
Hardware Design Guidelines
79

Related parts for PRIXP425ABC 885156