C8051F336-GMR Silicon Laboratories Inc, C8051F336-GMR Datasheet - Page 105

Microcontrollers (MCU) 16KB 10ADC 10DAC 768Ram MCU Lead Free

C8051F336-GMR

Manufacturer Part Number
C8051F336-GMR
Description
Microcontrollers (MCU) 16KB 10ADC 10DAC 768Ram MCU Lead Free
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of C8051F336-GMR

Processor Series
C8051F3x
Core
8051
Data Bus Width
8 bit
Program Memory Type
Flash
Program Memory Size
16 KB
Data Ram Size
768 B
Interface Type
I2C, SPI, UART
Maximum Clock Frequency
25 MHz
Number Of Programmable I/os
17
Number Of Timers
4
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
QFN-20
3rd Party Development Tools
KSK-SL-TOOLSTICK, PK51, CA51, A51, ULINK2
Development Tools By Supplier
C8051F336DK
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit
On-chip Dac
10 bit
Package
20QFN
Device Core
8051
Family Name
C8051F336
Maximum Speed
25 MHz
Ram Size
768 Byte
Operating Temperature
-40 to 85 °C
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F336-GMR
Manufacturer:
SILICON
Quantity:
100
Part Number:
C8051F336-GMR
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
Part Number:
C8051F336-GMR
Manufacturer:
SILICON
Quantity:
13 282
Part Number:
C8051F336-GMR
0
SFR Definition 17.2. RSTSRC: Reset Source
SFR Address = 0xEF
Note: Do not use read-modify-write operations on this register
Name
Reset
Bit
Type
7
6
5
4
3
2
1
0
Bit
WDTRSF Watchdog Timer Reset Flag. N/A
MCDRSF Missing Clock Detector
UNUSED Unused.
FERROR Flash Error Reset Flag.
C0RSEF Comparator0 Reset Enable
PINRSF
SWRSF
PORSF
Name
R
7
0
and Flag.
Software Reset Force and
Flag.
Enable and Flag.
Power-On / V
Reset Flag, and V
Reset Enable.
HW Pin Reset Flag.
FERROR
Varies
R
6
Description
DD
C0RSEF
Varies
Monitor
R/W
DD
5
monitor
SWRSF
Varies
R/W
Rev.1.0
Don’t care.
N/A
Writing a ‘1’ enables
Comparator0 as a reset
source (active-low).
Writing a ‘1’ forces a sys-
tem reset.
Writing a ‘1’ enables the
Missing Clock Detector.
The MCD triggers a reset
if a missing clock condition
is detected.
Writing a ‘1’ enables the
V
source.
Writing ‘1’ to this bit
before the V
is enabled and stabilized
may cause a system
reset.
N/A
4
DD
monitor as a reset
WDTRSF
Varies
Write
R
3
DD
monitor
MCDRSF
C8051F336/7/8/9
Varies
R/W
2
0
Set to ‘1’ if Flash
read/write/erase error
caused the last reset.
Set to ‘1’ if Comparator0
caused the last reset.
Set to ‘1’ if last reset was
caused by a write to
SWRSF.
Set to ‘1’ if Watchdog
Timer overflow caused the
last reset.
Set to ‘1’ if Missing Clock
Detector timeout caused
the last reset.
Set to ‘1’ anytime a power-
on or V
occurs.
When set to ‘1’ all other
RSTSRC flags are inde-
terminate.
Set to ‘1’ if RST pin
caused the last reset.
PORSF
Varies
R/W
DD
1
Read
monitor reset
PINRSF
Varies
R
0
105

Related parts for C8051F336-GMR