EPM7064STI100-7N Altera, EPM7064STI100-7N Datasheet - Page 53

IC MAX 7000 CPLD 64 100-TQFP

EPM7064STI100-7N

Manufacturer Part Number
EPM7064STI100-7N
Description
IC MAX 7000 CPLD 64 100-TQFP
Manufacturer
Altera
Series
MAX® 7000r
Datasheet

Specifications of EPM7064STI100-7N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.5ns
Voltage Supply - Internal
4.5 V ~ 5.5 V
Number Of Logic Elements/blocks
4
Number Of Macrocells
64
Number Of Gates
1250
Number Of I /o
68
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-TQFP, 100-VQFP
Voltage
5V
Memory Type
EEPROM
Number Of Logic Elements/cells
4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Other names
544-2315

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM7064STI100-7N
Manufacturer:
POWER
Quantity:
34 900
Part Number:
EPM7064STI100-7N
Manufacturer:
ALTERA21
Quantity:
770
Part Number:
EPM7064STI100-7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM7064STI100-7N
Manufacturer:
ALTERA
0
Part Number:
EPM7064STI100-7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPM7064STI100-7N
Manufacturer:
ALTERA21
Quantity:
13 976
Notes to tables:
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
Power
Consumption
Altera Corporation
These values are specified under the recommended operating conditions shown in
information on switching waveforms.
This minimum pulse width for preset and clear applies for both global clear and array controls. The t
must be added to this minimum width if the clear or reset signal incorporates the t
path.
This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This
parameter applies for both global and array clocking.
These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
The f
Operating conditions: V
For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices,
these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these
devices, add an additional 0.1 ns to the PIA timing value.
The t
running in the low-power mode.
LPA
MAX
parameter must be added to the t
values represent the highest frequency for pipelined data.
CCIO
Supply power (P) versus frequency (f
is calculated with the following equation:
P = P
The P
and switching frequency, can be calculated using the guidelines given in
Application Note 74 (Evaluating Power for Altera
The I
application logic, is calculated with the following equation:
I
A × MC
The parameters in this equation are shown below:
MC
MC
MC
f
tog
A, B, C
CCINT
MAX
= 3.3 V ± 10% for commercial and industrial use.
LC
TON
DEV
USED
CCINT
INT
IO
=
TON
value, which depends on the device output load characteristics
+ P
= Number of macrocells with the Turbo Bit option turned on,
= Number of macrocells in the device
= Total number of macrocells in the design, as reported
= Highest clock frequency to the device
= Average ratio of logic cells toggling at each clock
= Constants, shown in
value, which depends on the switching frequency and the
IO
+ B × (MC
LAD
as reported in the MAX+PLUS II Report File (.rpt)
in the MAX+PLUS II Report File (.rpt)
(typically 0.125)
= I
, t
CC INT
LAC
MAX 7000 Programmable Logic Device Family Data Sheet
, t
IC
DEV
× V
, t
EN
– MC
CC
, t
SEXP
+ P
TON
, t
IO
ACL
Table 39
) + C × MC
MAX
, and t
in MHz) for MAX 7000 devices
CPPW
Table
Devices).
LAD
USED
parameters for macrocells
parameter into the signal
14. See
× f
MAX
Figure 13
× tog
LPA
parameter
for more
LC
53

Related parts for EPM7064STI100-7N