ADSP-2101BPZ-100 Analog Devices Inc, ADSP-2101BPZ-100 Datasheet - Page 44

IC DSP SLG 16BIT 25MHZ 68-PLCC

ADSP-2101BPZ-100

Manufacturer Part Number
ADSP-2101BPZ-100
Description
IC DSP SLG 16BIT 25MHZ 68-PLCC
Manufacturer
Analog Devices Inc
Series
ADSP-21xxr
Type
Fixed Pointr
Datasheet

Specifications of ADSP-2101BPZ-100

Interface
Synchronous Serial Port (SSP)
Clock Rate
25MHz
Non-volatile Memory
External
On-chip Ram
6kB
Voltage - I/o
5.00V
Voltage - Core
5.00V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
68-PLCC
No. Of Bits
16
Frequency
25MHz
Core Supply Voltage
5.5V
No. Of Mips
25
Supply Voltage Range
4.5V To 5.5V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
PLCC
Embedded Interface Type
Host Port
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-2101BPZ-100
Manufacturer:
ADI
Quantity:
3 351
Part Number:
ADSP-2101BPZ-100
Manufacturer:
Analog Devices Inc
Quantity:
10 000
ADSP-21xx
TIMING PARAMETERS (ADSP-2103/2162/2164)
GENERAL NOTES
Use the exact timing information given. Do not attempt to
derive parameters from the addition or subtraction of others.
While addition or subtraction would yield meaningful results for
an individual device, the values given in this data sheet reflect
statistical variations and worst cases. Consequently, you cannot
meaningfully add parameters to derive longer times.
TIMING NOTES
Switching characteristics specify how the processor changes its
signals. You have no control over this timing—circuitry external
to the processor must be designed for compatibility with these
signal characteristics. Switching characteristics tell you what the
processor will do in a given circumstance. You can also use
switching characteristics to ensure that any timing requirement
of a device connected to the processor (such as memory) is
satisfied.
Memory Specification
Address Setup to Write Start
Address Setup to Write End
Address Hold Time
Data Setup Time
Data Hold Time
OE to Data Valid
Address Access Time
ADSP-21xx
Timing Parameter
t
t
t
t
t
t
t
ASW
AW
WRA
DW
DH
RDD
AA
–44–
Timing requirements apply to signals that are controlled by
circuitry external to the processor, such as the data input for a
read operation. Timing requirements guarantee that the
processor operates correctly with other devices.
MEMORY REQUIREMENTS
The table below shows common memory device specifications
and the corresponding ADSP-21xx timing parameters, for your
convenience.
Timing Parameter Definition
A0–A13, DMS, PMS Setup before WR Low
A0–A13, DMS, PMS Setup before WR Deasserted
A0–A13, DMS, PMS Hold after WR Deasserted
Data Setup before WR High
Data Hold after WR High
RD Low to Data Valid
A0–A13, DMS, PMS, BMS to Data Valid
REV. B

Related parts for ADSP-2101BPZ-100