XC5VLX50T-1FFG1136C Xilinx Inc, XC5VLX50T-1FFG1136C Datasheet - Page 118

IC FPGA VIRTEX-5 50K 1136FBGA

XC5VLX50T-1FFG1136C

Manufacturer Part Number
XC5VLX50T-1FFG1136C
Description
IC FPGA VIRTEX-5 50K 1136FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX50T-1FFG1136C

Total Ram Bits
2211840
Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Number Of I /o
480
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1136-BBGA, FCBGA
No. Of Logic Blocks
7200
No. Of Gates
50000
Family Type
Virtex-5 LXT
No. Of Speed Grades
1
No. Of I/o's
480
Clock Management
PLL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1564

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50T-1FFG1136C
Manufacturer:
MOT
Quantity:
1 831
Part Number:
XC5VLX50T-1FFG1136C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-1FFG1136C
Manufacturer:
XILINX
Quantity:
14
Part Number:
XC5VLX50T-1FFG1136C
Manufacturer:
XILINX
0
Part Number:
XC5VLX50T-1FFG1136C
Manufacturer:
XILINX
Quantity:
200
Part Number:
XC5VLX50T-1FFG1136C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC5VLX50T-1FFG1136C
Quantity:
281
Part Number:
XC5VLX50T-1FFG1136C
0
Company:
Part Number:
XC5VLX50T-1FFG1136C
Quantity:
1 400
Part Number:
XC5VLX50T-1FFG1136CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-1FFG1136CES
Quantity:
189
Chapter 4: Block RAM
118
WRITE_FIRST or Transparent Mode (Default)
READ_FIRST or Read-Before-Write Mode
NO_CHANGE Mode
In WRITE_FIRST mode, the input data is simultaneously written into memory and stored
in the data output (transparent write), as shown in
correspond to latch mode when the optional output pipeline register is not used.
X-Ref Target - Figure 4-2
In READ_FIRST mode, data previously stored at the write address appears on the output
latches, while the input data is being stored in memory (read before write). The waveforms
in
used.
X-Ref Target - Figure 4-3
In NO_CHANGE mode, the output latches remain unchanged during a write operation.
As shown in
operation on the same port. These waveforms correspond to latch mode when the optional
output pipeline register is not used.
Figure 4-3
ADDR
ADDR
CLK
CLK
WE
WE
DO
DO
EN
EN
DI
DI
Figure
correspond to latch mode when the optional output pipeline register is not
Disabled
Disabled
0000
0000
4-4, data output remains the last read data and is unaffected by a write
Figure 4-2: WRITE_FIRST Mode Waveforms
Figure 4-3: READ_FIRST Mode Waveforms
XXXX
XXXX
www.xilinx.com
aa
aa
Read
Read
MEM(aa)
MEM(aa)
bb
MEM(bb)=1111
1111
bb
MEM(bb)=1111
1111
Write
Write
old MEM(bb)
1111
Figure
2222
cc
2222
cc
MEM(cc)=2222
MEM(cc)=2222
4-2. These waveforms
Write
Write
old MEM(cc)
2222
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
dd
dd
ug190_4_04_032206
ug190_4_03_032206
XXXX
XXXX
Read
Read
MEM(dd)
MEM(dd)

Related parts for XC5VLX50T-1FFG1136C