XC5VLX50T-1FFG1136C Xilinx Inc, XC5VLX50T-1FFG1136C Datasheet - Page 355

IC FPGA VIRTEX-5 50K 1136FBGA

XC5VLX50T-1FFG1136C

Manufacturer Part Number
XC5VLX50T-1FFG1136C
Description
IC FPGA VIRTEX-5 50K 1136FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX50T-1FFG1136C

Total Ram Bits
2211840
Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Number Of I /o
480
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1136-BBGA, FCBGA
No. Of Logic Blocks
7200
No. Of Gates
50000
Family Type
Virtex-5 LXT
No. Of Speed Grades
1
No. Of I/o's
480
Clock Management
PLL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1564

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50T-1FFG1136C
Manufacturer:
MOT
Quantity:
1 831
Part Number:
XC5VLX50T-1FFG1136C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-1FFG1136C
Manufacturer:
XILINX
Quantity:
14
Part Number:
XC5VLX50T-1FFG1136C
Manufacturer:
XILINX
0
Part Number:
XC5VLX50T-1FFG1136C
Manufacturer:
XILINX
Quantity:
200
Part Number:
XC5VLX50T-1FFG1136C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC5VLX50T-1FFG1136C
Quantity:
281
Part Number:
XC5VLX50T-1FFG1136C
0
Company:
Part Number:
XC5VLX50T-1FFG1136C
Quantity:
1 400
Part Number:
XC5VLX50T-1FFG1136CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-1FFG1136CES
Quantity:
189
Table 8-1: ISERDES_NODELAY Port List and Definitions
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Q1 – Q6
SHIFTOUT1
SHIFTOUT2
BITSLIP
CE1
CE2
CLK
CLKB
CLKDIV
D
OCLK
SHIFTIN1
SHIFTIN2
RST
Port Name
ISERDES_NODELAY Ports
Output
Output
Output
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Type
Registered Outputs - Q1 to Q6
Table 8-1
The output ports Q1 to Q6 are the registered outputs of the ISERDES_NODELAY module.
One ISERDES_NODELAY block can support up to six bits (i.e., a 1:6 deserialization). Bit
widths greater than six (up to 10) can be supported. See
first data bit received appears on the highest order Q output.
The bit ordering at the input of an OSERDES is the opposite of the bit ordering at the
output of an ISERDES_NODELAY block, as shown in
significant bit A of the word FEDCBA is placed at the D1 input of an OSERDES, but the
same bit A emerges from the ISERDES_NODELAY block at the Q6 output. In other words,
D1 is the least significant input to the OSERDES, while Q6 is the least significant output of
the ISERDES_NODELAY block. When width expansion is used, D1 of the master
OSERDES is the least significant input, while Q4 of the slave ISERDES_NODELAY block is
the least significant output.
1 (each)
1 (each)
Width
1
1
1
1
1
1
1
1
1
1
1
lists the available ports in the ISERDES_NODELAY primitive.
Registered outputs. See
Carry out for data width expansion. Connect to SHIFTIN1 of slave IOB. See
ISERDES Width
Carry out for data width expansion. Connect to SHIFTIN2 of slave IOB. See
ISERDES Width
Invokes the Bitslip operation. See
Clock enable inputs. See
High-speed clock input. Clocks serial input data stream. See
Input -
High-speed secondary clock input. Clocks serial input data stream. Always
connect this CLK.
Divided clock input. Clocks delay element, deserialized data, Bitslip submodule,
and CE unit. See
Serial input data from IOB. See
High-speed clock input for memory applications. See
Strobe-Based Memory Interfaces -
Carry input for data width expansion. Connect to SHIFTOUT1 of master IOB. See
ISERDES Width
Carry input for data width expansion. Connect to SHIFTOUT2 of master IOB. See
ISERDES Width
Active High reset. See
CLK.
www.xilinx.com
Expansion.
Expansion.
Expansion.
Expansion.
Divided Clock Input -
Reset Input -
Input Serial-to-Parallel Logic Resources (ISERDES)
Registered Outputs - Q1 to
Clock Enable Inputs - CE1 and
Serial Input Data from IOB -
Bitslip Operation -
Description
OCLK.
RST.
CLKDIV.
Figure
ISERDES Width
Q6.
8-3. For example, the least
BITSLIP.
High-Speed Clock for
CE2.
D.
High-Speed Clock
Expansion. The
355

Related parts for XC5VLX50T-1FFG1136C