XC5VLX50T-2FFG665I Xilinx Inc, XC5VLX50T-2FFG665I Datasheet - Page 204

IC FPGA VIRTEX-5 50K 665FCBGA

XC5VLX50T-2FFG665I

Manufacturer Part Number
XC5VLX50T-2FFG665I
Description
IC FPGA VIRTEX-5 50K 665FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX50T-2FFG665I

Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Total Ram Bits
2211840
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
665-BBGA, FCBGA
For Use With
HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50T-2FFG665I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-2FFG665I
Manufacturer:
XILINX
0
Part Number:
XC5VLX50T-2FFG665I
Quantity:
2 392
Part Number:
XC5VLX50T-2FFG665I
0
Chapter 5: Configurable Logic Blocks (CLBs)
204
Slice Distributed RAM Timing Model and Parameters (Available in
SLICEM only)
Figure 5-27
slice. Some elements of the slice are omitted for clarity. Only the elements relevant to the
timing paths described in this section are shown.
X-Ref Target - Figure 5-27
Figure 5-27: Simplified Virtex-5 FPGA SLICEM Distributed RAM
illustrates the details of distributed RAM implemented in a Virtex-5 FPGA
D input
C input
B input
A input
CLK
WE
DX
CX
BX
AX
DI
CI
BI
AI
www.xilinx.com
6
6
6
6
DI1
DI2
A[6:0]
WA[6:0]
CLK
WE
DI1
DI2
A[6:0]
WA[6:0]
CLK
WE
DI1
DI2
A[6:0]
WA[6:0]
CLK
WE
DI1
DI2
A[6:0]
WA[6:0]
CLK
WE
RAM
RAM
RAM
RAM
O6
O5
O6
O5
O6
O5
O6
O5
UG190_5_27_050506
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
D
DMUX
C
CMUX
B
BMUX
A
AMUX

Related parts for XC5VLX50T-2FFG665I